2018-05-06 22:27:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
/*
|
|
|
|
* NXP ls1088a SOC common device tree source
|
|
|
|
*
|
|
|
|
* Copyright 2017 NXP
|
|
|
|
*/
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "fsl,ls1088a";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
|
|
|
memory@80000000 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x00000000 0x80000000 0 0x80000000>;
|
|
|
|
/* DRAM space - 1, size : 2 GB DRAM */
|
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@6000000 {
|
|
|
|
compatible = "arm,gic-v3";
|
|
|
|
reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
|
|
|
|
<0x0 0x06100000 0 0x100000>; /* GICR (RD_base + SGI_base) */
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
interrupts = <1 9 0x4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv8-timer";
|
|
|
|
interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */
|
|
|
|
<1 14 0x8>, /* Physical Non-Secure PPI, active-low */
|
|
|
|
<1 11 0x8>, /* Virtual PPI, active-low */
|
|
|
|
<1 10 0x8>; /* Hypervisor PPI, active-low */
|
|
|
|
};
|
|
|
|
|
2019-07-23 10:43:14 +00:00
|
|
|
i2c0: i2c@2000000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2000000 0x0 0x10000>;
|
|
|
|
interrupts = <0 34 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@2010000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2010000 0x0 0x10000>;
|
|
|
|
interrupts = <0 34 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@2020000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2020000 0x0 0x10000>;
|
|
|
|
interrupts = <0 35 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@2030000 {
|
|
|
|
compatible = "fsl,vf610-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2030000 0x0 0x10000>;
|
|
|
|
interrupts = <0 35 4>;
|
|
|
|
};
|
|
|
|
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
serial0: serial@21c0500 {
|
|
|
|
device_type = "serial";
|
|
|
|
compatible = "fsl,ns16550", "ns16550a";
|
|
|
|
reg = <0x0 0x21c0500 0x0 0x100>;
|
|
|
|
clock-frequency = <0>; /* Updated by bootloader */
|
|
|
|
interrupts = <0 32 0x1>; /* edge triggered */
|
|
|
|
};
|
|
|
|
|
|
|
|
serial1: serial@21c0600 {
|
|
|
|
device_type = "serial";
|
|
|
|
compatible = "fsl,ns16550", "ns16550a";
|
|
|
|
reg = <0x0 0x21c0600 0x0 0x100>;
|
|
|
|
clock-frequency = <0>; /* Updated by bootloader */
|
|
|
|
interrupts = <0 32 0x1>; /* edge triggered */
|
|
|
|
};
|
|
|
|
|
|
|
|
dspi: dspi@2100000 {
|
|
|
|
compatible = "fsl,vf610-dspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x2100000 0x0 0x10000>;
|
|
|
|
interrupts = <0 26 0x4>; /* Level high type */
|
|
|
|
num-cs = <6>;
|
|
|
|
};
|
|
|
|
|
|
|
|
qspi: quadspi@1550000 {
|
2019-12-12 06:19:24 +00:00
|
|
|
compatible = "fsl,ls1088a-qspi";
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x0 0x20c0000 0x0 0x10000>,
|
|
|
|
<0x0 0x20000000 0x0 0x10000000>;
|
|
|
|
reg-names = "QuadSPI", "QuadSPI-memory";
|
|
|
|
num-cs = <4>;
|
|
|
|
};
|
2018-09-25 06:47:09 +00:00
|
|
|
|
|
|
|
esdhc: esdhc@2140000 {
|
|
|
|
compatible = "fsl,esdhc";
|
|
|
|
reg = <0x0 0x2140000 0x0 0x10000>;
|
|
|
|
interrupts = <0 28 0x4>; /* Level high type */
|
|
|
|
little-endian;
|
|
|
|
bus-width = <4>;
|
|
|
|
};
|
|
|
|
|
2018-02-19 08:46:58 +00:00
|
|
|
ifc: ifc@1530000 {
|
|
|
|
compatible = "fsl,ifc", "simple-bus";
|
|
|
|
reg = <0x0 0x2240000 0x0 0x20000>;
|
|
|
|
interrupts = <0 21 0x4>; /* Level high type */
|
|
|
|
};
|
2017-09-04 02:47:53 +00:00
|
|
|
|
2017-10-23 02:09:24 +00:00
|
|
|
usb0: usb3@3100000 {
|
|
|
|
compatible = "fsl,layerscape-dwc3";
|
|
|
|
reg = <0x0 0x3100000 0x0 0x10000>;
|
|
|
|
interrupts = <0 80 0x4>; /* Level high type */
|
|
|
|
dr_mode = "host";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb1: usb3@3110000 {
|
|
|
|
compatible = "fsl,layerscape-dwc3";
|
|
|
|
reg = <0x0 0x3110000 0x0 0x10000>;
|
|
|
|
interrupts = <0 81 0x4>; /* Level high type */
|
|
|
|
dr_mode = "host";
|
|
|
|
};
|
|
|
|
|
2017-09-04 02:47:53 +00:00
|
|
|
pcie@3400000 {
|
|
|
|
compatible = "fsl,ls-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0x00 0x03400000 0x0 0x80000 /* dbi registers */
|
|
|
|
0x00 0x03480000 0x0 0x80000 /* lut registers */
|
|
|
|
0x00 0x034c0000 0x0 0x40000 /* pf controls registers */
|
|
|
|
0x20 0x00000000 0x0 0x20000>; /* configuration space */
|
|
|
|
reg-names = "dbi", "lut", "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
num-lanes = <4>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x20 0x00020000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
};
|
|
|
|
|
|
|
|
pcie@3500000 {
|
|
|
|
compatible = "fsl,ls-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0x00 0x03500000 0x0 0x80000 /* dbi registers */
|
|
|
|
0x00 0x03580000 0x0 0x80000 /* lut registers */
|
|
|
|
0x00 0x035c0000 0x0 0x40000 /* pf controls registers */
|
|
|
|
0x28 0x00000000 0x0 0x20000>; /* configuration space */
|
|
|
|
reg-names = "dbi", "lut", "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
num-lanes = <4>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x28 0x00020000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
};
|
|
|
|
|
|
|
|
pcie@3600000 {
|
|
|
|
compatible = "fsl,ls-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0x00 0x03600000 0x0 0x80000 /* dbi registers */
|
|
|
|
0x00 0x03680000 0x0 0x80000 /* lut registers */
|
|
|
|
0x00 0x036c0000 0x0 0x40000 /* pf controls registers */
|
|
|
|
0x30 0x00000000 0x0 0x20000>; /* configuration space */
|
|
|
|
reg-names = "dbi", "lut", "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
num-lanes = <8>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x81000000 0x0 0x00000000 0x30 0x00020000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
|
|
|
|
};
|
2018-10-22 02:39:50 +00:00
|
|
|
|
|
|
|
sata: sata@3200000 {
|
|
|
|
compatible = "fsl,ls1088a-ahci";
|
2019-04-17 10:10:49 +00:00
|
|
|
reg = <0x0 0x3200000 0x0 0x10000 /* ccsr sata base */
|
|
|
|
0x7 0x100520 0x0 0x4>; /* ecc sata addr*/
|
|
|
|
reg-names = "sata-base", "ecc-addr";
|
2018-10-22 02:39:50 +00:00
|
|
|
interrupts = <0 133 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2019-10-18 03:27:53 +00:00
|
|
|
psci {
|
|
|
|
compatible = "arm,psci-0.2";
|
|
|
|
method = "smc";
|
|
|
|
};
|
|
|
|
|
2020-03-18 14:47:46 +00:00
|
|
|
fsl_mc: fsl-mc@80c000000 {
|
|
|
|
compatible = "fsl,qoriq-mc", "simple-mfd";
|
|
|
|
reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */
|
|
|
|
<0x00000000 0x08340000 0 0x40000>; /* MC control reg */
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Region type 0x0 - MC portals
|
|
|
|
* Region type 0x1 - QBMAN portals
|
|
|
|
*/
|
|
|
|
ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
|
|
|
|
0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
|
|
|
|
|
|
|
|
dpmacs {
|
|
|
|
compatible = "simple-mfd";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
dpmac1: dpmac@1 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac2: dpmac@2 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac3: dpmac@3 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac4: dpmac@4 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac5: dpmac@5 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x5>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac6: dpmac@6 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac7: dpmac@7 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x7>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac8: dpmac@8 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x8>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac9: dpmac@9 {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0x9>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dpmac10: dpmac@a {
|
|
|
|
compatible = "fsl,qoriq-mc-dpmac";
|
|
|
|
reg = <0xa>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2020-03-18 14:47:43 +00:00
|
|
|
emdio1: mdio@8B96000 {
|
|
|
|
compatible = "fsl,ls-mdio";
|
|
|
|
reg = <0x0 0x8B96000 0x0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
emdio2: mdio@8B97000 {
|
|
|
|
compatible = "fsl,ls-mdio";
|
|
|
|
reg = <0x0 0x8B97000 0x0 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
armv8: ls1088a: Add NXP LS1088A SoC support
LS1088A is compliant with the Layerscape Chassis Generation 3 with
eight ARM v8 Cortex-A53 cores in 2 cluster, CCI-400, one 64-bit DDR4
SDRAM memory controller with ECC, Data path acceleration architecture
2.0 (DPAA2), Ethernet interfaces (SGMIIs, RGMIIs, QSGMIIs, XFIs),
QSPI, IFC, PCIe, SATA, USB, SDXC, DUARTs etc.
Signed-off-by: Alison Wang <alison.wang@nxp.com>
Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: Raghav Dogra <raghav.dogra@nxp.com>
Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
[YS: Revised commit message]
Reviewed-by: York Sun <york.sun@nxp.com>
2017-08-31 10:42:53 +00:00
|
|
|
};
|