2007-03-06 17:08:43 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CPU test
|
|
|
|
* Load/store multiple word instructions: lmw, stmw
|
|
|
|
*
|
2011-12-23 01:29:12 +00:00
|
|
|
* 27 consecutive words are loaded from a source memory buffer
|
|
|
|
* into GPRs r5 through r31. After that, 27 consecutive words are stored
|
|
|
|
* from the GPRs r5 through r31 into a target memory buffer. The contents
|
2007-03-06 17:08:43 +00:00
|
|
|
* of the source and target buffers are then compared.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <post.h>
|
|
|
|
#include "cpu_asm.h"
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if CONFIG_POST & CONFIG_SYS_POST_CPU
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:10 +00:00
|
|
|
extern void cpu_post_exec_02(ulong *code, ulong op1, ulong op2);
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:10 +00:00
|
|
|
int cpu_post_test_multi(void)
|
2007-03-06 17:08:43 +00:00
|
|
|
{
|
2011-12-23 01:29:10 +00:00
|
|
|
int ret = 0;
|
|
|
|
unsigned int i;
|
2011-12-23 01:29:12 +00:00
|
|
|
ulong src[27], dst[27];
|
2011-12-23 01:29:10 +00:00
|
|
|
int flag = disable_interrupts();
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:11 +00:00
|
|
|
ulong code[] = {
|
|
|
|
ASM_LMW(5, 3, 0), /* lmw r5, 0(r3) */
|
|
|
|
ASM_STMW(5, 4, 0), /* stmr r5, 0(r4) */
|
|
|
|
ASM_BLR, /* blr */
|
|
|
|
};
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:11 +00:00
|
|
|
for (i = 0; i < ARRAY_SIZE(src); ++i) {
|
|
|
|
src[i] = i;
|
|
|
|
dst[i] = 0;
|
|
|
|
}
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:11 +00:00
|
|
|
cpu_post_exec_02(code, (ulong) src, (ulong) dst);
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:11 +00:00
|
|
|
ret = memcmp(src, dst, sizeof(dst)) == 0 ? 0 : -1;
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:10 +00:00
|
|
|
if (ret != 0)
|
|
|
|
post_log("Error at multi test !\n");
|
2007-03-06 17:08:43 +00:00
|
|
|
|
2011-12-23 01:29:10 +00:00
|
|
|
if (flag)
|
|
|
|
enable_interrupts();
|
2008-08-06 12:05:38 +00:00
|
|
|
|
2011-12-23 01:29:10 +00:00
|
|
|
return ret;
|
2007-03-06 17:08:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|