2011-11-29 18:05:07 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2011 The Chromium OS Authors.
|
|
|
|
* (C) Copyright 2008
|
|
|
|
* Graeme Russ, graeme.russ@gmail.com.
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-11-29 18:05:07 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* board/config.h - configuration options, board specific
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2014-11-11 01:00:23 +00:00
|
|
|
#include <configs/x86-common.h>
|
|
|
|
|
2011-11-29 18:05:07 +00:00
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
* (easy to change)
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_COREBOOT
|
|
|
|
#define CONFIG_LAST_STAGE_INIT
|
2013-04-15 11:25:21 +00:00
|
|
|
#define CONFIG_SYS_EARLY_PCI_INIT
|
2011-11-29 18:05:07 +00:00
|
|
|
|
2014-11-11 01:00:23 +00:00
|
|
|
#define CONFIG_SYS_CAR_ADDR 0x19200000
|
|
|
|
#define CONFIG_SYS_CAR_SIZE (16 * 1024)
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
|
2014-10-10 13:49:18 +00:00
|
|
|
|
2014-11-11 01:00:23 +00:00
|
|
|
#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
|
|
|
|
#define CONFIG_TRACE_EARLY
|
|
|
|
#define CONFIG_TRACE_EARLY_ADDR 0x01400000
|
2013-02-28 19:26:18 +00:00
|
|
|
|
2013-04-17 16:13:43 +00:00
|
|
|
#define CONFIG_BOOTSTAGE
|
|
|
|
#define CONFIG_BOOTSTAGE_REPORT
|
|
|
|
#define CONFIG_BOOTSTAGE_FDT
|
|
|
|
#define CONFIG_CMD_BOOTSTAGE
|
|
|
|
/* Place to stash bootstage data from first-stage U-Boot */
|
|
|
|
#define CONFIG_BOOTSTAGE_STASH 0x0110f000
|
|
|
|
#define CONFIG_BOOTSTAGE_STASH_SIZE 0x7fc
|
|
|
|
#define CONFIG_BOOTSTAGE_USER_COUNT 60
|
|
|
|
|
2012-10-29 05:24:05 +00:00
|
|
|
#define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_INTEL, \
|
|
|
|
PCI_DEVICE_ID_INTEL_NM10_AHCI}, \
|
|
|
|
{PCI_VENDOR_ID_INTEL, \
|
|
|
|
PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_MOBILE}, \
|
|
|
|
{PCI_VENDOR_ID_INTEL, \
|
|
|
|
PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_SERIES6}, \
|
|
|
|
{PCI_VENDOR_ID_INTEL, \
|
|
|
|
PCI_DEVICE_ID_INTEL_PANTHERPOINT_AHCI_MOBILE}
|
|
|
|
|
2014-10-10 13:49:20 +00:00
|
|
|
#define CONFIG_COREBOOT_SERIAL
|
2011-11-29 18:05:07 +00:00
|
|
|
|
2014-10-10 13:49:20 +00:00
|
|
|
#define CONFIG_STD_DEVICES_SETTINGS "stdin=usbkbd,vga,serial\0" \
|
|
|
|
"stdout=vga,serial,cbmem\0" \
|
|
|
|
"stderr=vga,serial,cbmem\0"
|
2012-11-29 09:58:58 +00:00
|
|
|
|
|
|
|
#define CONFIG_CBMEM_CONSOLE
|
|
|
|
|
2012-11-03 11:41:42 +00:00
|
|
|
#define CONFIG_VIDEO_COREBOOT
|
2011-11-29 18:05:07 +00:00
|
|
|
|
2014-11-11 01:00:23 +00:00
|
|
|
#define CONFIG_NR_DRAM_BANKS 4
|
2011-11-29 18:05:07 +00:00
|
|
|
|
2013-06-11 18:14:53 +00:00
|
|
|
#define CONFIG_TRACE
|
|
|
|
#define CONFIG_CMD_TRACE
|
|
|
|
#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
|
2012-12-02 04:49:55 +00:00
|
|
|
|
2011-11-29 18:05:07 +00:00
|
|
|
#define CONFIG_BOOTDELAY 2
|
|
|
|
|
2014-10-10 13:30:16 +00:00
|
|
|
#define CONFIG_CROS_EC
|
|
|
|
#define CONFIG_CROS_EC_LPC
|
|
|
|
#define CONFIG_CMD_CROS_EC
|
|
|
|
#define CONFIG_ARCH_EARLY_INIT_R
|
|
|
|
|
2011-11-29 18:05:07 +00:00
|
|
|
#endif /* __CONFIG_H */
|