2015-01-15 09:01:51 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014 - 2015 Xilinx, Inc.
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2015-09-30 15:26:55 +00:00
|
|
|
#include <sata.h>
|
2015-07-23 11:27:40 +00:00
|
|
|
#include <ahci.h>
|
|
|
|
#include <scsi.h>
|
2015-11-05 07:34:35 +00:00
|
|
|
#include <asm/arch/clk.h>
|
2015-01-15 09:01:51 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/io.h>
|
2015-08-04 07:33:26 +00:00
|
|
|
#include <usb.h>
|
|
|
|
#include <dwc3-uboot.h>
|
2016-04-22 09:48:49 +00:00
|
|
|
#include <i2c.h>
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
2015-06-22 12:31:06 +00:00
|
|
|
printf("EL Level:\tEL%d\n", current_el());
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2015-11-05 07:34:35 +00:00
|
|
|
if (current_el() == 3) {
|
|
|
|
val = readl(&crlapb_base->timestamp_ref_ctrl);
|
|
|
|
val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
|
|
|
|
writel(val, &crlapb_base->timestamp_ref_ctrl);
|
2015-01-15 09:01:51 +00:00
|
|
|
|
2015-11-05 07:34:35 +00:00
|
|
|
/* Program freq register in System counter */
|
|
|
|
writel(zynqmp_get_system_timer_freq(),
|
|
|
|
&iou_scntr_secure->base_frequency_id_register);
|
|
|
|
/* And enable system counter */
|
|
|
|
writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
|
|
|
|
&iou_scntr_secure->counter_control_register);
|
|
|
|
}
|
2015-01-15 09:01:51 +00:00
|
|
|
/* Program freq register in System counter and enable system counter */
|
|
|
|
writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
|
|
|
|
writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
|
|
|
|
ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
|
|
|
|
&iou_scntr->counter_control_register);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-22 09:48:49 +00:00
|
|
|
int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
|
|
|
|
defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
|
|
|
|
defined(CONFIG_ZYNQ_EEPROM_BUS)
|
|
|
|
i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
|
|
|
|
|
|
|
|
if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
|
|
|
|
CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
|
|
|
|
ethaddr, 6))
|
|
|
|
printf("I2C EEPROM MAC address read failed\n");
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-02-08 08:34:53 +00:00
|
|
|
#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
|
|
|
|
/*
|
|
|
|
* fdt_get_reg - Fill buffer by information from DT
|
|
|
|
*/
|
|
|
|
static phys_size_t fdt_get_reg(const void *fdt, int nodeoffset, void *buf,
|
|
|
|
const u32 *cell, int n)
|
|
|
|
{
|
|
|
|
int i = 0, b, banks;
|
|
|
|
int parent_offset = fdt_parent_offset(fdt, nodeoffset);
|
|
|
|
int address_cells = fdt_address_cells(fdt, parent_offset);
|
|
|
|
int size_cells = fdt_size_cells(fdt, parent_offset);
|
|
|
|
char *p = buf;
|
2016-04-01 13:55:47 +00:00
|
|
|
u64 val;
|
|
|
|
u64 vals;
|
2016-02-08 08:34:53 +00:00
|
|
|
|
|
|
|
debug("%s: addr_cells=%x, size_cell=%x, buf=%p, cell=%p\n",
|
|
|
|
__func__, address_cells, size_cells, buf, cell);
|
|
|
|
|
|
|
|
/* Check memory bank setup */
|
|
|
|
banks = n % (address_cells + size_cells);
|
|
|
|
if (banks)
|
|
|
|
panic("Incorrect memory setup cells=%d, ac=%d, sc=%d\n",
|
|
|
|
n, address_cells, size_cells);
|
|
|
|
|
|
|
|
banks = n / (address_cells + size_cells);
|
|
|
|
|
|
|
|
for (b = 0; b < banks; b++) {
|
|
|
|
debug("%s: Bank #%d:\n", __func__, b);
|
|
|
|
if (address_cells == 2) {
|
|
|
|
val = cell[i + 1];
|
|
|
|
val <<= 32;
|
|
|
|
val |= cell[i];
|
|
|
|
val = fdt64_to_cpu(val);
|
|
|
|
debug("%s: addr64=%llx, ptr=%p, cell=%p\n",
|
|
|
|
__func__, val, p, &cell[i]);
|
|
|
|
*(phys_addr_t *)p = val;
|
|
|
|
} else {
|
|
|
|
debug("%s: addr32=%x, ptr=%p\n",
|
|
|
|
__func__, fdt32_to_cpu(cell[i]), p);
|
|
|
|
*(phys_addr_t *)p = fdt32_to_cpu(cell[i]);
|
|
|
|
}
|
|
|
|
p += sizeof(phys_addr_t);
|
|
|
|
i += address_cells;
|
|
|
|
|
|
|
|
debug("%s: pa=%p, i=%x, size=%zu\n", __func__, p, i,
|
|
|
|
sizeof(phys_addr_t));
|
|
|
|
|
|
|
|
if (size_cells == 2) {
|
|
|
|
vals = cell[i + 1];
|
|
|
|
vals <<= 32;
|
|
|
|
vals |= cell[i];
|
|
|
|
vals = fdt64_to_cpu(vals);
|
|
|
|
|
|
|
|
debug("%s: size64=%llx, ptr=%p, cell=%p\n",
|
|
|
|
__func__, vals, p, &cell[i]);
|
|
|
|
*(phys_size_t *)p = vals;
|
|
|
|
} else {
|
|
|
|
debug("%s: size32=%x, ptr=%p\n",
|
|
|
|
__func__, fdt32_to_cpu(cell[i]), p);
|
|
|
|
*(phys_size_t *)p = fdt32_to_cpu(cell[i]);
|
|
|
|
}
|
|
|
|
p += sizeof(phys_size_t);
|
|
|
|
i += size_cells;
|
|
|
|
|
|
|
|
debug("%s: ps=%p, i=%x, size=%zu\n",
|
|
|
|
__func__, p, i, sizeof(phys_size_t));
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Return the first address size */
|
|
|
|
return *(phys_size_t *)((char *)buf + sizeof(phys_addr_t));
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FDT_REG_SIZE sizeof(u32)
|
|
|
|
/* Temp location for sharing data for storing */
|
|
|
|
/* Up to 64-bit address + 64-bit size */
|
|
|
|
static u8 tmp[CONFIG_NR_DRAM_BANKS * 16];
|
|
|
|
|
|
|
|
void dram_init_banksize(void)
|
|
|
|
{
|
|
|
|
int bank;
|
|
|
|
|
|
|
|
memcpy(&gd->bd->bi_dram[0], &tmp, sizeof(tmp));
|
|
|
|
|
|
|
|
for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
|
|
|
|
debug("Bank #%d: start %llx\n", bank,
|
|
|
|
(unsigned long long)gd->bd->bi_dram[bank].start);
|
|
|
|
debug("Bank #%d: size %llx\n", bank,
|
|
|
|
(unsigned long long)gd->bd->bi_dram[bank].size);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
int node, len;
|
|
|
|
const void *blob = gd->fdt_blob;
|
|
|
|
const u32 *cell;
|
|
|
|
|
|
|
|
memset(&tmp, 0, sizeof(tmp));
|
|
|
|
|
|
|
|
/* find or create "/memory" node. */
|
|
|
|
node = fdt_subnode_offset(blob, 0, "memory");
|
|
|
|
if (node < 0) {
|
|
|
|
printf("%s: Can't get memory node\n", __func__);
|
|
|
|
return node;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get pointer to cells and lenght of it */
|
|
|
|
cell = fdt_getprop(blob, node, "reg", &len);
|
|
|
|
if (!cell) {
|
|
|
|
printf("%s: Can't get reg property\n", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
gd->ram_size = fdt_get_reg(blob, node, &tmp, cell, len / FDT_REG_SIZE);
|
|
|
|
|
2016-04-01 13:55:47 +00:00
|
|
|
debug("%s: Initial DRAM size %llx\n", __func__, (u64)gd->ram_size);
|
2016-02-08 08:34:53 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
2015-01-15 09:01:51 +00:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2016-02-08 08:34:53 +00:00
|
|
|
#endif
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2015-07-23 11:27:40 +00:00
|
|
|
#ifdef CONFIG_SCSI_AHCI_PLAT
|
|
|
|
void scsi_init(void)
|
|
|
|
{
|
2015-09-30 15:26:55 +00:00
|
|
|
#if defined(CONFIG_SATA_CEVA)
|
|
|
|
init_sata(0);
|
|
|
|
#endif
|
2015-07-23 11:27:40 +00:00
|
|
|
ahci_init((void __iomem *)ZYNQMP_SATA_BASEADDR);
|
|
|
|
scsi_scan(1);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
int board_late_init(void)
|
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
u8 bootmode;
|
|
|
|
|
|
|
|
reg = readl(&crlapb_base->boot_mode);
|
|
|
|
bootmode = reg & BOOT_MODES_MASK;
|
|
|
|
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("Bootmode: ");
|
2015-01-15 09:01:51 +00:00
|
|
|
switch (bootmode) {
|
2015-03-13 05:40:26 +00:00
|
|
|
case JTAG_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("JTAG_MODE\n");
|
|
|
|
setenv("modeboot", "jtagboot");
|
2015-03-13 05:40:26 +00:00
|
|
|
break;
|
|
|
|
case QSPI_MODE_24BIT:
|
|
|
|
case QSPI_MODE_32BIT:
|
|
|
|
setenv("modeboot", "qspiboot");
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("QSPI_MODE\n");
|
2015-03-13 05:40:26 +00:00
|
|
|
break;
|
2015-04-15 13:02:28 +00:00
|
|
|
case EMMC_MODE:
|
2015-10-05 13:59:38 +00:00
|
|
|
puts("EMMC_MODE\n");
|
|
|
|
setenv("modeboot", "sdboot");
|
|
|
|
break;
|
|
|
|
case SD_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("SD_MODE\n");
|
2015-01-15 09:01:51 +00:00
|
|
|
setenv("modeboot", "sdboot");
|
|
|
|
break;
|
2015-10-05 08:51:12 +00:00
|
|
|
case SD_MODE1:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("SD_MODE1\n");
|
2015-11-06 09:22:37 +00:00
|
|
|
#if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
|
|
|
|
setenv("sdbootdev", "1");
|
|
|
|
#endif
|
|
|
|
setenv("modeboot", "sdboot");
|
2015-10-05 08:51:12 +00:00
|
|
|
break;
|
|
|
|
case NAND_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("NAND_MODE\n");
|
2015-10-05 08:51:12 +00:00
|
|
|
setenv("modeboot", "nandboot");
|
|
|
|
break;
|
2015-01-15 09:01:51 +00:00
|
|
|
default:
|
|
|
|
printf("Invalid Boot Mode:0x%x\n", bootmode);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-08-04 07:31:05 +00:00
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
2016-01-25 10:04:21 +00:00
|
|
|
puts("Board: Xilinx ZynqMP\n");
|
2015-08-04 07:31:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-08-04 07:33:26 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_USB_DWC3
|
|
|
|
static struct dwc3_device dwc3_device_data = {
|
|
|
|
.maximum_speed = USB_SPEED_HIGH,
|
|
|
|
.base = ZYNQMP_USB0_XHCI_BASEADDR,
|
|
|
|
.dr_mode = USB_DR_MODE_PERIPHERAL,
|
|
|
|
.index = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
int usb_gadget_handle_interrupts(void)
|
|
|
|
{
|
|
|
|
dwc3_uboot_handle_interrupt(0);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_usb_init(int index, enum usb_init_type init)
|
|
|
|
{
|
|
|
|
return dwc3_uboot_init(&dwc3_device_data);
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_usb_cleanup(int index, enum usb_init_type init)
|
|
|
|
{
|
|
|
|
dwc3_uboot_exit(index);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|