2011-01-27 10:58:05 +00:00
|
|
|
/*
|
2015-03-04 23:36:00 +00:00
|
|
|
* (C) Copyright 2010-2015
|
2011-01-27 10:58:05 +00:00
|
|
|
* NVIDIA Corporation <www.nvidia.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-01-27 10:58:05 +00:00
|
|
|
*/
|
|
|
|
|
2012-09-19 22:50:56 +00:00
|
|
|
#ifndef _TEGRA_H_
|
|
|
|
#define _TEGRA_H_
|
2011-01-27 10:58:05 +00:00
|
|
|
|
2011-04-14 12:18:06 +00:00
|
|
|
#define NV_PA_ARM_PERIPHBASE 0x50040000
|
|
|
|
#define NV_PA_PG_UP_BASE 0x60000000
|
2011-01-27 10:58:05 +00:00
|
|
|
#define NV_PA_TMRUS_BASE 0x60005010
|
|
|
|
#define NV_PA_CLK_RST_BASE 0x60006000
|
2011-04-14 12:18:06 +00:00
|
|
|
#define NV_PA_FLOW_BASE 0x60007000
|
2011-04-14 12:09:40 +00:00
|
|
|
#define NV_PA_GPIO_BASE 0x6000D000
|
2011-04-14 12:18:06 +00:00
|
|
|
#define NV_PA_EVP_BASE 0x6000F000
|
2011-01-27 10:58:05 +00:00
|
|
|
#define NV_PA_APB_MISC_BASE 0x70000000
|
2012-09-05 00:00:24 +00:00
|
|
|
#define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800)
|
2011-01-27 10:58:05 +00:00
|
|
|
#define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000)
|
|
|
|
#define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040)
|
|
|
|
#define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200)
|
|
|
|
#define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300)
|
|
|
|
#define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400)
|
2012-09-05 00:00:24 +00:00
|
|
|
#define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000)
|
|
|
|
#define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380)
|
2013-01-29 13:51:27 +00:00
|
|
|
#define NV_PA_SLINK1_BASE (NV_PA_APB_MISC_BASE + 0xD400)
|
|
|
|
#define NV_PA_SLINK2_BASE (NV_PA_APB_MISC_BASE + 0xD600)
|
|
|
|
#define NV_PA_SLINK3_BASE (NV_PA_APB_MISC_BASE + 0xD800)
|
|
|
|
#define NV_PA_SLINK4_BASE (NV_PA_APB_MISC_BASE + 0xDA00)
|
|
|
|
#define NV_PA_SLINK5_BASE (NV_PA_APB_MISC_BASE + 0xDC00)
|
|
|
|
#define NV_PA_SLINK6_BASE (NV_PA_APB_MISC_BASE + 0xDE00)
|
2012-09-19 22:50:56 +00:00
|
|
|
#define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000)
|
2012-09-05 00:00:24 +00:00
|
|
|
#define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400)
|
2012-09-19 22:50:56 +00:00
|
|
|
#define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400)
|
2012-09-05 00:00:24 +00:00
|
|
|
#define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800)
|
2014-02-03 21:03:26 +00:00
|
|
|
#if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \
|
|
|
|
defined(CONFIG_TEGRA114)
|
2011-04-14 12:18:06 +00:00
|
|
|
#define NV_PA_CSITE_BASE 0x70040000
|
2014-02-03 21:03:26 +00:00
|
|
|
#else
|
|
|
|
#define NV_PA_CSITE_BASE 0x70800000
|
|
|
|
#endif
|
2012-06-24 20:40:57 +00:00
|
|
|
#define TEGRA_USB_ADDR_MASK 0xFFFFC000
|
2011-01-27 10:58:05 +00:00
|
|
|
|
2012-09-05 00:00:24 +00:00
|
|
|
#define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE
|
2011-01-27 10:58:05 +00:00
|
|
|
#define LOW_LEVEL_SRAM_STACK 0x4000FFFC
|
2011-04-14 12:18:06 +00:00
|
|
|
#define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000)
|
|
|
|
#define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096)
|
|
|
|
#define PG_UP_TAG_AVP 0xAAAAAAAA
|
2011-01-27 10:58:05 +00:00
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
struct timerus {
|
|
|
|
unsigned int cntr_1us;
|
|
|
|
};
|
2012-04-02 13:18:50 +00:00
|
|
|
|
|
|
|
/* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
|
2012-09-19 22:50:56 +00:00
|
|
|
#define NV_WB_RUN_ADDRESS 0x40020000
|
2012-04-02 13:18:50 +00:00
|
|
|
|
2015-08-05 22:46:59 +00:00
|
|
|
#define NVBOOTTYPE_RECOVERY 2 /* BR entered RCM */
|
|
|
|
#define NVBOOTINFOTABLE_BOOTTYPE 0xC /* Boot type in BIT in IRAM */
|
2012-05-30 21:06:09 +00:00
|
|
|
#define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */
|
|
|
|
#define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */
|
|
|
|
|
2012-04-02 13:18:50 +00:00
|
|
|
/* These are the available SKUs (product types) for Tegra */
|
|
|
|
enum {
|
2013-05-17 14:10:15 +00:00
|
|
|
SKU_ID_T20_7 = 0x7,
|
2012-04-02 13:18:50 +00:00
|
|
|
SKU_ID_T20 = 0x8,
|
|
|
|
SKU_ID_T25SE = 0x14,
|
|
|
|
SKU_ID_AP25 = 0x17,
|
|
|
|
SKU_ID_T25 = 0x18,
|
|
|
|
SKU_ID_AP25E = 0x1b,
|
|
|
|
SKU_ID_T25E = 0x1c,
|
2013-03-27 09:37:02 +00:00
|
|
|
SKU_ID_T33 = 0x80,
|
2012-12-11 13:34:12 +00:00
|
|
|
SKU_ID_T30 = 0x81, /* Cardhu value */
|
2013-11-13 16:27:18 +00:00
|
|
|
SKU_ID_TM30MQS_P_A3 = 0xb1,
|
2013-01-28 13:32:07 +00:00
|
|
|
SKU_ID_T114_ENG = 0x00, /* Dalmore value, unfused */
|
2013-05-17 14:10:14 +00:00
|
|
|
SKU_ID_T114_1 = 0x01,
|
2014-01-24 19:46:13 +00:00
|
|
|
SKU_ID_T124_ENG = 0x00, /* Venice2 value, unfused */
|
2015-03-04 23:36:00 +00:00
|
|
|
SKU_ID_T210_ENG = 0x00, /* unfused value TBD */
|
2012-04-02 13:18:50 +00:00
|
|
|
};
|
|
|
|
|
2012-12-11 13:34:12 +00:00
|
|
|
/*
|
|
|
|
* These are used to distinguish SOC types for setting up clocks. Mostly
|
|
|
|
* we can tell the clocking required by looking at the SOC sku_id, but
|
|
|
|
* for T30 it is a user option as to whether to run PLLP in fast or slow
|
|
|
|
* mode, so we have two options there.
|
|
|
|
*/
|
2012-04-02 13:18:50 +00:00
|
|
|
enum {
|
|
|
|
TEGRA_SOC_T20,
|
|
|
|
TEGRA_SOC_T25,
|
2012-12-11 13:34:12 +00:00
|
|
|
TEGRA_SOC_T30,
|
2013-01-28 13:32:07 +00:00
|
|
|
TEGRA_SOC_T114,
|
2014-01-24 19:46:13 +00:00
|
|
|
TEGRA_SOC_T124,
|
2015-03-04 23:36:00 +00:00
|
|
|
TEGRA_SOC_T210,
|
2012-04-02 13:18:50 +00:00
|
|
|
|
2012-12-11 13:34:12 +00:00
|
|
|
TEGRA_SOC_CNT,
|
2012-04-02 13:18:50 +00:00
|
|
|
TEGRA_SOC_UNKNOWN = -1,
|
|
|
|
};
|
|
|
|
|
2017-07-25 14:29:58 +00:00
|
|
|
/* Tegra system controller (SYSCON) devices */
|
|
|
|
enum {
|
|
|
|
TEGRA_SYSCON_PMC,
|
|
|
|
};
|
|
|
|
|
2011-01-27 10:58:05 +00:00
|
|
|
#else /* __ASSEMBLY__ */
|
2012-09-05 00:00:24 +00:00
|
|
|
#define PRM_RSTCTRL NV_PA_PMC_BASE
|
2011-01-27 10:58:05 +00:00
|
|
|
#endif
|
|
|
|
|
2012-09-19 22:50:56 +00:00
|
|
|
#endif /* TEGRA_H */
|