2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2010-12-18 22:43:19 +00:00
|
|
|
/*
|
2012-01-02 04:01:30 +00:00
|
|
|
* (C) Copyright 2011 CompuLab, Ltd.
|
2010-12-18 22:43:19 +00:00
|
|
|
* Mike Rapoport <mike@compulab.co.il>
|
2011-04-18 21:48:31 +00:00
|
|
|
* Igor Grinberg <grinberg@compulab.co.il>
|
2010-12-18 22:43:19 +00:00
|
|
|
*
|
|
|
|
* Based on omap3_beagle.h
|
|
|
|
* (C) Copyright 2006-2008
|
|
|
|
* Texas Instruments.
|
|
|
|
* Richard Woodruff <r-woodruff2@ti.com>
|
|
|
|
* Syed Mohammed Khasim <x0khasim@ti.com>
|
|
|
|
*
|
2011-04-18 21:55:21 +00:00
|
|
|
* Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
|
2010-12-18 22:43:19 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2016-01-27 07:46:11 +00:00
|
|
|
#define CONFIG_SYS_CACHELINE_SIZE 64
|
|
|
|
|
2010-12-18 22:43:19 +00:00
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
*/
|
2012-01-02 04:01:30 +00:00
|
|
|
#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
#include <asm/arch/cpu.h> /* get chip and board defs */
|
2015-03-09 22:12:04 +00:00
|
|
|
#include <asm/arch/omap.h>
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/* Clock Defines */
|
|
|
|
#define V_OSCK 26000000 /* Clock output from T2 */
|
|
|
|
#define V_SCLK (V_OSCK >> 1)
|
|
|
|
|
2012-01-02 04:01:30 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS
|
|
|
|
#define CONFIG_INITRD_TAG
|
|
|
|
#define CONFIG_REVISION_TAG
|
2012-01-12 03:26:30 +00:00
|
|
|
#define CONFIG_SERIAL_TAG
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
2012-01-02 04:01:30 +00:00
|
|
|
/* Sector */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NS16550 Configuration
|
|
|
|
*/
|
|
|
|
#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE (-4)
|
|
|
|
#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
|
|
|
|
|
|
|
|
/*
|
|
|
|
* select serial console configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
|
|
|
|
|
|
|
|
/* allow to overwrite serial and ethaddr */
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
|
|
|
|
115200}
|
2012-01-02 04:01:30 +00:00
|
|
|
|
2010-12-18 22:43:19 +00:00
|
|
|
/* USB device configuration */
|
2012-01-02 04:01:30 +00:00
|
|
|
#define CONFIG_USB_DEVICE
|
|
|
|
#define CONFIG_USB_TTY
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/* commands to include */
|
|
|
|
|
2013-10-22 09:03:18 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
2012-01-12 03:26:30 +00:00
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
2014-08-20 12:08:52 +00:00
|
|
|
#define CONFIG_SYS_I2C_EEPROM_BUS 0
|
2012-04-02 02:29:31 +00:00
|
|
|
#define CONFIG_I2C_MULTI_BUS
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TWL4030
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Board NAND Info.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
|
|
|
|
/* to access nand at */
|
|
|
|
/* CS0 */
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
|
|
|
|
/* devices */
|
2014-03-11 16:04:45 +00:00
|
|
|
|
2010-12-18 22:43:19 +00:00
|
|
|
/* Environment information */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"loadaddr=0x82000000\0" \
|
|
|
|
"usbtty=cdc_acm\0" \
|
2013-12-11 16:04:40 +00:00
|
|
|
"console=ttyO2,115200n8\0" \
|
2010-12-18 22:43:19 +00:00
|
|
|
"mpurate=500\0" \
|
|
|
|
"vram=12M\0" \
|
|
|
|
"dvimode=1024x768MR-16@60\0" \
|
|
|
|
"defaultdisplay=dvi\0" \
|
|
|
|
"mmcdev=0\0" \
|
|
|
|
"mmcroot=/dev/mmcblk0p2 rw\0" \
|
2013-04-22 01:06:55 +00:00
|
|
|
"mmcrootfstype=ext4 rootwait\0" \
|
2010-12-18 22:43:19 +00:00
|
|
|
"nandroot=/dev/mtdblock4 rw\0" \
|
2013-04-22 01:06:55 +00:00
|
|
|
"nandrootfstype=ubifs\0" \
|
2010-12-18 22:43:19 +00:00
|
|
|
"mmcargs=setenv bootargs console=${console} " \
|
|
|
|
"mpurate=${mpurate} " \
|
|
|
|
"vram=${vram} " \
|
|
|
|
"omapfb.mode=dvi:${dvimode} " \
|
|
|
|
"omapdss.def_disp=${defaultdisplay} " \
|
|
|
|
"root=${mmcroot} " \
|
|
|
|
"rootfstype=${mmcrootfstype}\0" \
|
|
|
|
"nandargs=setenv bootargs console=${console} " \
|
|
|
|
"mpurate=${mpurate} " \
|
|
|
|
"vram=${vram} " \
|
|
|
|
"omapfb.mode=dvi:${dvimode} " \
|
|
|
|
"omapdss.def_disp=${defaultdisplay} " \
|
|
|
|
"root=${nandroot} " \
|
|
|
|
"rootfstype=${nandrootfstype}\0" \
|
|
|
|
"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
|
|
|
|
"bootscript=echo Running bootscript from mmc ...; " \
|
|
|
|
"source ${loadaddr}\0" \
|
|
|
|
"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
|
|
|
|
"mmcboot=echo Booting from mmc ...; " \
|
|
|
|
"run mmcargs; " \
|
|
|
|
"bootm ${loadaddr}\0" \
|
|
|
|
"nandboot=echo Booting from nand ...; " \
|
|
|
|
"run nandargs; " \
|
2013-04-22 01:06:55 +00:00
|
|
|
"nand read ${loadaddr} 2a0000 400000; " \
|
2010-12-18 22:43:19 +00:00
|
|
|
"bootm ${loadaddr}\0" \
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND \
|
2012-10-01 05:06:52 +00:00
|
|
|
"mmc dev ${mmcdev}; if mmc rescan; then " \
|
2010-12-18 22:43:19 +00:00
|
|
|
"if run loadbootscript; then " \
|
|
|
|
"run bootscript; " \
|
|
|
|
"else " \
|
|
|
|
"if run loaduimage; then " \
|
|
|
|
"run mmcboot; " \
|
|
|
|
"else run nandboot; " \
|
|
|
|
"fi; " \
|
|
|
|
"fi; " \
|
|
|
|
"else run nandboot; fi"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2011-04-18 21:48:28 +00:00
|
|
|
#define CONFIG_TIMESTAMP
|
2012-01-02 04:01:30 +00:00
|
|
|
#define CONFIG_SYS_AUTOLOAD "no"
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
|
|
|
|
/* works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
|
|
|
|
0x01F00000) /* 31MB */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
|
|
|
|
/* load address */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* OMAP3 has 12 GP timers, they can be driven by the system clock
|
|
|
|
* (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
|
|
|
|
* This rate is divided by a local divisor.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
|
|
|
|
#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Physical Memory Map
|
|
|
|
*/
|
|
|
|
#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH and environment organization
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* **** PISMO SUPPORT *** */
|
|
|
|
/* Monitor at start of flash */
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
|
2012-10-07 01:17:34 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
|
2010-12-18 22:43:19 +00:00
|
|
|
|
|
|
|
/* additions for new relocation code, must be added to all boards */
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x800
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
|
|
|
|
CONFIG_SYS_INIT_RAM_SIZE - \
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
|
|
|
|
2011-04-18 21:54:33 +00:00
|
|
|
/* Status LED */
|
2013-11-06 14:39:47 +00:00
|
|
|
#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
|
2011-04-18 21:54:33 +00:00
|
|
|
|
2013-02-24 06:19:23 +00:00
|
|
|
#define CONFIG_SPLASHIMAGE_GUARD
|
|
|
|
|
2013-01-30 21:39:58 +00:00
|
|
|
/* Display Configuration */
|
|
|
|
#define LCD_BPP LCD_COLOR16
|
|
|
|
|
2012-12-22 21:03:48 +00:00
|
|
|
#define CONFIG_SPLASH_SCREEN
|
2015-01-14 08:42:54 +00:00
|
|
|
#define CONFIG_SPLASH_SOURCE
|
2012-12-22 21:03:48 +00:00
|
|
|
#define CONFIG_BMP_16BPP
|
2013-10-16 14:23:29 +00:00
|
|
|
#define CONFIG_SCF0403_LCD
|
|
|
|
|
2013-12-04 12:54:18 +00:00
|
|
|
/* Defines for SPL */
|
|
|
|
|
2014-11-08 22:14:55 +00:00
|
|
|
#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
|
2014-10-15 15:53:11 +00:00
|
|
|
#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
|
2013-12-04 12:54:18 +00:00
|
|
|
|
|
|
|
#define CONFIG_SPL_NAND_BASE
|
|
|
|
#define CONFIG_SPL_NAND_DRIVERS
|
|
|
|
#define CONFIG_SPL_NAND_ECC
|
|
|
|
|
|
|
|
/* NAND boot config */
|
|
|
|
#define CONFIG_SYS_NAND_5_ADDR_CYCLE
|
|
|
|
#define CONFIG_SYS_NAND_PAGE_COUNT 64
|
|
|
|
#define CONFIG_SYS_NAND_PAGE_SIZE 2048
|
|
|
|
#define CONFIG_SYS_NAND_OOBSIZE 64
|
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
|
|
|
|
#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
|
|
|
|
/*
|
|
|
|
* Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
|
|
|
|
* SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
|
|
|
|
10, 11, 12 }
|
|
|
|
#define CONFIG_SYS_NAND_ECCSIZE 512
|
|
|
|
#define CONFIG_SYS_NAND_ECCBYTES 3
|
|
|
|
#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
|
|
|
|
|
2016-08-26 17:30:43 +00:00
|
|
|
#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
|
|
|
|
CONFIG_SPL_TEXT_BASE)
|
2013-12-04 12:54:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
|
|
|
|
* older x-loader implementations. And move the BSS area so that it
|
|
|
|
* doesn't overlap with TEXT_BASE.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80100000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
|
|
|
|
|
2016-04-16 14:55:09 +00:00
|
|
|
/* EEPROM */
|
|
|
|
#define CONFIG_ENV_EEPROM_IS_ON_I2C
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
|
|
|
|
#define CONFIG_SYS_EEPROM_SIZE 256
|
|
|
|
|
2010-12-18 22:43:19 +00:00
|
|
|
#endif /* __CONFIG_H */
|