2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2006-12-07 13:13:15 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2006 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* Dave Liu <daveliu@freescale.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <ioports.h>
|
|
|
|
#include <mpc83xx.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <command.h>
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
#include <pci.h>
|
|
|
|
#endif
|
|
|
|
#include <asm/mmu.h>
|
2007-12-20 21:57:28 +00:00
|
|
|
#if defined(CONFIG_OF_LIBFDT)
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2006-12-07 13:13:15 +00:00
|
|
|
#endif
|
2007-08-17 02:35:59 +00:00
|
|
|
#if defined(CONFIG_PQ_MDS_PIB)
|
2007-08-17 03:53:09 +00:00
|
|
|
#include "../common/pq-mds-pib.h"
|
2007-08-17 02:35:59 +00:00
|
|
|
#endif
|
2006-12-07 13:13:15 +00:00
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2006-12-07 13:13:15 +00:00
|
|
|
const qe_iop_conf_t qe_iop_conf_tab[] = {
|
|
|
|
/* ETH3 */
|
|
|
|
{1, 0, 1, 0, 1}, /* TxD0 */
|
|
|
|
{1, 1, 1, 0, 1}, /* TxD1 */
|
|
|
|
{1, 2, 1, 0, 1}, /* TxD2 */
|
|
|
|
{1, 3, 1, 0, 1}, /* TxD3 */
|
|
|
|
{1, 9, 1, 0, 1}, /* TxER */
|
|
|
|
{1, 12, 1, 0, 1}, /* TxEN */
|
|
|
|
{3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
|
|
|
|
|
|
|
|
{1, 4, 2, 0, 1}, /* RxD0 */
|
|
|
|
{1, 5, 2, 0, 1}, /* RxD1 */
|
|
|
|
{1, 6, 2, 0, 1}, /* RxD2 */
|
|
|
|
{1, 7, 2, 0, 1}, /* RxD3 */
|
|
|
|
{1, 8, 2, 0, 1}, /* RxER */
|
|
|
|
{1, 10, 2, 0, 1}, /* RxDV */
|
|
|
|
{0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
|
|
|
|
{1, 11, 2, 0, 1}, /* COL */
|
|
|
|
{1, 13, 2, 0, 1}, /* CRS */
|
|
|
|
|
|
|
|
/* ETH4 */
|
|
|
|
{1, 18, 1, 0, 1}, /* TxD0 */
|
|
|
|
{1, 19, 1, 0, 1}, /* TxD1 */
|
|
|
|
{1, 20, 1, 0, 1}, /* TxD2 */
|
|
|
|
{1, 21, 1, 0, 1}, /* TxD3 */
|
|
|
|
{1, 27, 1, 0, 1}, /* TxER */
|
|
|
|
{1, 30, 1, 0, 1}, /* TxEN */
|
|
|
|
{3, 6, 2, 0, 1}, /* TxCLK->CLK8 */
|
|
|
|
|
|
|
|
{1, 22, 2, 0, 1}, /* RxD0 */
|
|
|
|
{1, 23, 2, 0, 1}, /* RxD1 */
|
|
|
|
{1, 24, 2, 0, 1}, /* RxD2 */
|
|
|
|
{1, 25, 2, 0, 1}, /* RxD3 */
|
|
|
|
{1, 26, 1, 0, 1}, /* RxER */
|
|
|
|
{1, 28, 2, 0, 1}, /* Rx_DV */
|
|
|
|
{3, 31, 2, 0, 1}, /* RxCLK->CLK7 */
|
|
|
|
{1, 29, 2, 0, 1}, /* COL */
|
|
|
|
{1, 31, 2, 0, 1}, /* CRS */
|
|
|
|
|
|
|
|
{3, 4, 3, 0, 2}, /* MDIO */
|
|
|
|
{3, 5, 1, 0, 2}, /* MDC */
|
|
|
|
|
|
|
|
{0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
|
|
|
|
};
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile u8 *bcsr = (volatile u8 *)CONFIG_SYS_BCSR;
|
2006-12-07 13:13:15 +00:00
|
|
|
|
|
|
|
/* Enable flash write */
|
|
|
|
bcsr[9] &= ~0x08;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-08-17 02:35:59 +00:00
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_PQ_MDS_PIB
|
|
|
|
pib_init();
|
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-12-07 13:13:15 +00:00
|
|
|
int fixed_sdram(void);
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2006-12-07 13:13:15 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
|
2006-12-07 13:13:15 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
|
|
|
|
if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
|
2017-03-31 14:40:25 +00:00
|
|
|
return -ENXIO;
|
2006-12-07 13:13:15 +00:00
|
|
|
|
|
|
|
/* DDR SDRAM - Main SODIMM */
|
2008-10-16 13:01:15 +00:00
|
|
|
im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
|
2006-12-07 13:13:15 +00:00
|
|
|
|
|
|
|
msize = fixed_sdram();
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
/* set total bus SDRAM size(bytes) -- DDR */
|
|
|
|
gd->ram_size = msize * 1024 * 1024;
|
|
|
|
|
|
|
|
return 0;
|
2006-12-07 13:13:15 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*************************************************************************
|
|
|
|
* fixed sdram init -- doesn't use serial presence detect.
|
|
|
|
************************************************************************/
|
|
|
|
int fixed_sdram(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
|
2006-12-07 13:13:15 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
u32 ddr_size;
|
|
|
|
u32 ddr_size_log2;
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
msize = CONFIG_SYS_DDR_SIZE;
|
2006-12-07 13:13:15 +00:00
|
|
|
for (ddr_size = msize << 20, ddr_size_log2 = 0;
|
|
|
|
(ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
|
|
|
|
if (ddr_size & 1) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
im->sysconf.ddrlaw[0].ar =
|
|
|
|
LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
|
2008-10-16 13:01:15 +00:00
|
|
|
#if (CONFIG_SYS_DDR_SIZE != 128)
|
2006-12-07 13:13:15 +00:00
|
|
|
#warning Currenly any ddr size other than 128 is not supported
|
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
|
|
|
|
im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
|
|
|
|
im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
|
|
|
|
im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
|
|
|
|
im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
|
|
|
im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
|
|
|
im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
|
|
|
|
im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
|
|
|
|
im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
|
|
|
|
im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
|
|
|
|
im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
|
|
|
|
im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
2006-12-07 13:13:15 +00:00
|
|
|
__asm__ __volatile__ ("sync");
|
|
|
|
udelay(200);
|
|
|
|
|
|
|
|
im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
|
|
|
|
__asm__ __volatile__ ("sync");
|
|
|
|
return msize;
|
|
|
|
}
|
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
|
|
|
puts("Board: Freescale MPC832XEMDS\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-08-16 03:30:33 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
2014-10-24 00:58:47 +00:00
|
|
|
int ft_board_setup(void *blob, bd_t *bd)
|
2006-12-07 13:13:15 +00:00
|
|
|
{
|
2007-08-16 03:30:33 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
ft_pci_setup(blob, bd);
|
|
|
|
#endif
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2006-12-07 13:13:15 +00:00
|
|
|
}
|
|
|
|
#endif
|