2018-11-20 10:20:00 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
|
|
/*
|
|
|
|
* Copyright 2018 NXP
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __IMX8M_EVK_H
|
|
|
|
#define __IMX8M_EVK_H
|
|
|
|
|
|
|
|
#include <linux/sizes.h>
|
2020-05-10 17:40:09 +00:00
|
|
|
#include <linux/stringify.h>
|
2018-11-20 10:20:00 +00:00
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
|
2020-07-28 09:28:57 +00:00
|
|
|
#define CONFIG_SYS_BOOTM_LEN (32 * SZ_1M)
|
|
|
|
|
2018-11-20 10:20:00 +00:00
|
|
|
#define CONFIG_SPL_MAX_SIZE (124 * 1024)
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
|
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
|
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
/*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
|
2021-07-11 03:14:28 +00:00
|
|
|
#define CONFIG_SPL_WATCHDOG
|
2021-07-11 03:14:31 +00:00
|
|
|
#define CONFIG_SPL_DRIVERS_MISC
|
2021-07-11 03:14:24 +00:00
|
|
|
#define CONFIG_SPL_POWER
|
2021-07-11 03:14:36 +00:00
|
|
|
#define CONFIG_SPL_I2C
|
2018-11-20 10:20:00 +00:00
|
|
|
#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
|
|
|
|
#define CONFIG_SPL_STACK 0x187FF0
|
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
2021-07-11 03:14:30 +00:00
|
|
|
#define CONFIG_SPL_GPIO
|
2018-11-20 10:20:00 +00:00
|
|
|
#define CONFIG_SPL_MMC_SUPPORT
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x00180000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x2000 /* 8 KB */
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START 0x42200000
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 /* 512 KB */
|
|
|
|
#define CONFIG_SYS_SPL_PTE_RAM_BASE 0x41580000
|
|
|
|
|
|
|
|
/* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
|
|
|
|
#define CONFIG_MALLOC_F_ADDR 0x182000
|
|
|
|
/* For RAW image gives a error info not panic */
|
|
|
|
#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
|
|
|
|
|
|
|
|
#undef CONFIG_DM_MMC
|
|
|
|
#undef CONFIG_DM_PMIC
|
|
|
|
#undef CONFIG_DM_PMIC_PFUZE100
|
|
|
|
|
2021-07-11 03:14:32 +00:00
|
|
|
#define CONFIG_SYS_I2C_LEGACY
|
2018-11-20 10:20:00 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
|
|
|
|
|
|
|
|
#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
|
|
|
|
|
|
|
|
#define CONFIG_POWER
|
|
|
|
#define CONFIG_POWER_I2C
|
|
|
|
#define CONFIG_POWER_PFUZE100
|
|
|
|
#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_REMAKE_ELF
|
|
|
|
|
|
|
|
/* ENET Config */
|
|
|
|
/* ENET1 */
|
|
|
|
#if defined(CONFIG_CMD_NET)
|
|
|
|
#define CONFIG_MII
|
|
|
|
#define CONFIG_ETHPRIME "FEC"
|
|
|
|
|
|
|
|
#define CONFIG_FEC_MXC
|
|
|
|
#define CONFIG_FEC_XCV_TYPE RGMII
|
|
|
|
#define CONFIG_FEC_MXC_PHYADDR 0
|
|
|
|
#define FEC_QUIRK_ENET_MAC
|
|
|
|
|
|
|
|
#define CONFIG_PHY_GIGE
|
|
|
|
#define IMX_FEC_BASE 0x30BE0000
|
|
|
|
#endif
|
|
|
|
|
2021-01-14 08:23:23 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
#define BOOT_TARGET_DEVICES(func) \
|
|
|
|
func(MMC, mmc, 0) \
|
|
|
|
func(MMC, mmc, 1) \
|
|
|
|
func(DHCP, dhcp, na)
|
|
|
|
|
|
|
|
#include <config_distro_bootcmd.h>
|
|
|
|
#endif
|
|
|
|
|
2018-11-20 10:20:00 +00:00
|
|
|
/* Initial environment variables */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2021-01-14 08:23:23 +00:00
|
|
|
BOOTENV \
|
|
|
|
"scriptaddr=0x43500000\0" \
|
|
|
|
"kernel_addr_r=0x40880000\0" \
|
2018-11-20 10:20:00 +00:00
|
|
|
"image=Image\0" \
|
2019-12-11 17:31:03 +00:00
|
|
|
"console=ttymxc0,115200\0" \
|
2018-11-20 10:20:00 +00:00
|
|
|
"fdt_addr=0x43000000\0" \
|
|
|
|
"boot_fdt=try\0" \
|
2019-10-14 11:19:00 +00:00
|
|
|
"fdt_file=imx8mq-evk.dtb\0" \
|
2018-11-20 10:20:00 +00:00
|
|
|
"initrd_addr=0x43800000\0" \
|
2020-08-21 13:39:43 +00:00
|
|
|
"bootm_size=0x10000000\0" \
|
2018-11-20 10:20:00 +00:00
|
|
|
"mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
|
|
|
|
"mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
|
|
|
|
|
|
|
|
/* Link Definitions */
|
|
|
|
#define CONFIG_LOADADDR 0x40480000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x80000
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
|
|
|
|
|
|
|
|
#define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */
|
|
|
|
|
|
|
|
/* Size of malloc() pool */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN ((CONFIG_ENV_SIZE + (2 * 1024)) * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x40000000
|
|
|
|
#define PHYS_SDRAM 0x40000000
|
|
|
|
#define PHYS_SDRAM_SIZE 0xC0000000 /* 3GB DDR */
|
|
|
|
|
|
|
|
#define CONFIG_MXC_UART_BASE UART1_BASE_ADDR
|
|
|
|
|
|
|
|
/* Monitor Command Prompt */
|
|
|
|
#undef CONFIG_SYS_PROMPT
|
|
|
|
#define CONFIG_SYS_PROMPT "u-boot=> "
|
|
|
|
#define CONFIG_SYS_CBSIZE 1024
|
|
|
|
#define CONFIG_SYS_MAXARGS 64
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
|
|
|
|
sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
|
|
|
|
#define CONFIG_IMX_BOOTAUX
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_USDHC_NUM 2
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR 0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MMC_IMG_LOAD_PART 1
|
|
|
|
|
|
|
|
#define CONFIG_MXC_GPIO
|
|
|
|
|
|
|
|
/* I2C Configs */
|
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000
|
|
|
|
|
|
|
|
#define CONFIG_OF_SYSTEM_SETUP
|
|
|
|
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_DM_PMIC
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|