2012-02-05 23:01:47 +00:00
|
|
|
/*
|
2012-12-11 00:52:48 +00:00
|
|
|
* Copyright (C) 2012 Samsung Electronics
|
2012-02-05 23:01:47 +00:00
|
|
|
*
|
2012-12-11 00:52:48 +00:00
|
|
|
* Configuration settings for the SAMSUNG EXYNOS5250 board.
|
2012-02-05 23:01:47 +00:00
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/* High Level Configuration Options */
|
|
|
|
#define CONFIG_SAMSUNG /* in a SAMSUNG core */
|
|
|
|
#define CONFIG_S5P /* S5P Family */
|
|
|
|
#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
|
|
|
|
#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
|
|
|
|
|
|
|
|
#include <asm/arch/cpu.h> /* get chip and board defs */
|
|
|
|
|
2013-03-05 14:39:58 +00:00
|
|
|
#define CONFIG_SYS_GENERIC_BOARD
|
2012-02-05 23:01:47 +00:00
|
|
|
#define CONFIG_ARCH_CPU_INIT
|
|
|
|
#define CONFIG_DISPLAY_CPUINFO
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO
|
|
|
|
|
2012-12-11 00:52:48 +00:00
|
|
|
/* Enable fdt support for Exynos5250 */
|
|
|
|
#define CONFIG_ARCH_DEVICE_TREE exynos5250
|
|
|
|
#define CONFIG_OF_CONTROL
|
|
|
|
#define CONFIG_OF_SEPARATE
|
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
/* Keep L2 Cache Disabled */
|
|
|
|
#define CONFIG_SYS_DCACHE_OFF
|
|
|
|
|
2013-03-20 21:00:57 +00:00
|
|
|
/* Enable ACE acceleration for SHA1 and SHA256 */
|
|
|
|
#define CONFIG_EXYNOS_ACE_SHA
|
2013-03-20 21:00:59 +00:00
|
|
|
#define CONFIG_SHA_HW_ACCEL
|
2013-03-20 21:00:57 +00:00
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x40000000
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x43E00000
|
|
|
|
|
|
|
|
/* input clock of PLL: SMDK5250 has 24MHz input clock */
|
|
|
|
#define CONFIG_SYS_CLK_FREQ 24000000
|
|
|
|
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS
|
|
|
|
#define CONFIG_CMDLINE_TAG
|
|
|
|
#define CONFIG_INITRD_TAG
|
|
|
|
#define CONFIG_CMDLINE_EDITING
|
|
|
|
|
|
|
|
/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
|
|
|
|
#define MACH_TYPE_SMDK5250 3774
|
|
|
|
#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
|
|
|
|
|
|
|
|
/* Power Down Modes */
|
|
|
|
#define S5P_CHECK_SLEEP 0x00000BAD
|
|
|
|
#define S5P_CHECK_DIDLE 0xBAD00000
|
|
|
|
#define S5P_CHECK_LPA 0xABAD0000
|
|
|
|
|
|
|
|
/* Offset for inform registers */
|
|
|
|
#define INFORM0_OFFSET 0x800
|
|
|
|
#define INFORM1_OFFSET 0x804
|
|
|
|
|
|
|
|
/* Size of malloc() pool */
|
2012-12-10 01:55:48 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
|
2012-02-05 23:01:47 +00:00
|
|
|
|
|
|
|
/* select serial console configuration */
|
2012-07-03 20:03:00 +00:00
|
|
|
#define CONFIG_SERIAL3 /* use SERIAL 3 */
|
2012-02-05 23:01:47 +00:00
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
|
|
|
|
|
2013-01-10 21:06:11 +00:00
|
|
|
/* Console configuration */
|
|
|
|
#define CONFIG_CONSOLE_MUX
|
|
|
|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV
|
|
|
|
#define EXYNOS_DEVICE_SETTINGS \
|
|
|
|
"stdin=serial\0" \
|
|
|
|
"stdout=serial,lcd\0" \
|
|
|
|
"stderr=serial,lcd\0"
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
EXYNOS_DEVICE_SETTINGS
|
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
#define TZPC_BASE_OFFSET 0x10000
|
|
|
|
|
|
|
|
/* SD/MMC configuration */
|
|
|
|
#define CONFIG_GENERIC_MMC
|
|
|
|
#define CONFIG_MMC
|
2012-04-23 02:36:29 +00:00
|
|
|
#define CONFIG_SDHCI
|
|
|
|
#define CONFIG_S5P_SDHCI
|
2012-02-05 23:01:47 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
|
|
|
|
|
|
|
/* PWM */
|
|
|
|
#define CONFIG_PWM
|
|
|
|
|
|
|
|
/* allow to overwrite serial and ethaddr */
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
|
|
/* Command definition*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_PING
|
|
|
|
#define CONFIG_CMD_ELF
|
|
|
|
#define CONFIG_CMD_MMC
|
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#define CONFIG_CMD_FAT
|
2012-02-09 01:26:19 +00:00
|
|
|
#define CONFIG_CMD_NET
|
2013-03-20 21:00:59 +00:00
|
|
|
#define CONFIG_CMD_HASH
|
2012-02-05 23:01:47 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
#define CONFIG_ZERO_BOOTDELAY_CHECK
|
|
|
|
|
2013-02-25 01:13:03 +00:00
|
|
|
/* Thermal Management Unit */
|
|
|
|
#define CONFIG_EXYNOS_TMU
|
2013-02-25 01:13:05 +00:00
|
|
|
#define CONFIG_CMD_DTT
|
|
|
|
#define CONFIG_TMU_CMD_DTT
|
2013-02-25 01:13:03 +00:00
|
|
|
|
2012-05-14 05:52:05 +00:00
|
|
|
/* USB */
|
|
|
|
#define CONFIG_CMD_USB
|
|
|
|
#define CONFIG_USB_EHCI
|
|
|
|
#define CONFIG_USB_EHCI_EXYNOS
|
|
|
|
#define CONFIG_USB_STORAGE
|
|
|
|
|
2013-04-12 10:44:58 +00:00
|
|
|
/* TPM */
|
|
|
|
#define CONFIG_TPM
|
|
|
|
#define CONFIG_CMD_TPM
|
|
|
|
#define CONFIG_INFINEON_TPM_I2C
|
|
|
|
#define CONFIG_INFINEON_TPM_I2C_BUS 3
|
|
|
|
#define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
|
|
|
|
|
2012-02-05 23:01:48 +00:00
|
|
|
/* MMC SPL */
|
|
|
|
#define CONFIG_SPL
|
|
|
|
#define COPY_BL2_FNPTR_ADDR 0x02020030
|
|
|
|
|
2012-07-03 20:02:53 +00:00
|
|
|
/* specific .lds file */
|
|
|
|
#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x02023400
|
2013-04-12 05:14:33 +00:00
|
|
|
#define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
|
2012-07-03 20:02:53 +00:00
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
|
|
|
|
|
|
|
|
/* Miscellaneous configurable options */
|
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
|
|
|
|
#define CONFIG_SYS_PROMPT "SMDK5250 # "
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
|
|
|
|
/* Boot Argument Buffer Size */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
|
|
|
|
/* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
|
|
|
|
#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_HZ 1000
|
|
|
|
|
|
|
|
#define CONFIG_RD_LVL
|
|
|
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 8
|
|
|
|
#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
|
|
|
|
#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
|
|
|
|
#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
|
|
|
|
#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
|
|
|
|
#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
|
|
|
|
#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE 0x00000000
|
|
|
|
|
|
|
|
/* FLASH and environment organization */
|
|
|
|
#define CONFIG_SYS_NO_FLASH
|
|
|
|
#undef CONFIG_CMD_IMLS
|
|
|
|
#define CONFIG_IDENT_STRING " for SMDK5250"
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
|
|
|
|
|
#define CONFIG_SECURE_BL1_ONLY
|
|
|
|
|
|
|
|
/* Secure FW size configuration */
|
|
|
|
#ifdef CONFIG_SECURE_BL1_ONLY
|
|
|
|
#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
|
|
|
|
#else
|
|
|
|
#define CONFIG_SEC_FW_SIZE 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Configuration of BL1, BL2, ENV Blocks on mmc */
|
|
|
|
#define CONFIG_RES_BLOCK_SIZE (512)
|
|
|
|
#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
|
|
|
|
#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
|
|
|
|
#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
|
|
|
|
|
|
|
|
#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
|
|
|
|
#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
|
|
|
|
#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
|
|
|
|
|
2012-02-05 23:01:48 +00:00
|
|
|
/* U-boot copy size from boot Media to DRAM.*/
|
|
|
|
#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
|
|
|
|
#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
|
2012-11-02 01:15:38 +00:00
|
|
|
|
|
|
|
#define OM_STAT (0x1f << 1)
|
|
|
|
#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
|
|
|
|
#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
|
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
|
|
|
#define CONFIG_IRAM_STACK 0x02050000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
|
|
|
|
|
2012-07-23 21:23:55 +00:00
|
|
|
/* I2C */
|
|
|
|
#define CONFIG_SYS_I2C_INIT_BOARD
|
|
|
|
#define CONFIG_HARD_I2C
|
|
|
|
#define CONFIG_CMD_I2C
|
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
|
|
|
|
#define CONFIG_DRIVER_S3C24X0_I2C
|
|
|
|
#define CONFIG_I2C_MULTI_BUS
|
|
|
|
#define CONFIG_MAX_I2C_NUM 8
|
|
|
|
#define CONFIG_SYS_I2C_SLAVE 0x0
|
2012-12-05 14:46:45 +00:00
|
|
|
#define CONFIG_I2C_EDID
|
2012-07-23 21:23:55 +00:00
|
|
|
|
2012-08-24 00:39:24 +00:00
|
|
|
/* PMIC */
|
|
|
|
#define CONFIG_PMIC
|
|
|
|
#define CONFIG_PMIC_I2C
|
|
|
|
#define CONFIG_PMIC_MAX77686
|
|
|
|
|
2012-11-02 01:15:37 +00:00
|
|
|
/* SPI */
|
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_SPI_FLASH
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPI_FLASH
|
|
|
|
#define CONFIG_EXYNOS_SPI
|
|
|
|
#define CONFIG_CMD_SF
|
|
|
|
#define CONFIG_CMD_SPI
|
|
|
|
#define CONFIG_SPI_FLASH_WINBOND
|
|
|
|
#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
|
|
|
|
#define CONFIG_SF_DEFAULT_SPEED 50000000
|
|
|
|
#define EXYNOS5_SPI_NUM_CONTROLLERS 5
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_ENV_SPI_MODE SPI_MODE_0
|
|
|
|
#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
|
|
|
|
#define CONFIG_ENV_SPI_BUS 1
|
|
|
|
#define CONFIG_ENV_SPI_MAX_HZ 50000000
|
|
|
|
#endif
|
|
|
|
|
2012-08-24 00:39:24 +00:00
|
|
|
/* PMIC */
|
2012-12-10 01:55:48 +00:00
|
|
|
#define CONFIG_POWER
|
|
|
|
#define CONFIG_POWER_I2C
|
|
|
|
#define CONFIG_POWER_MAX77686
|
2012-08-24 00:39:24 +00:00
|
|
|
|
2012-11-02 01:15:37 +00:00
|
|
|
/* SPI */
|
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_SPI_FLASH
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPI_FLASH
|
|
|
|
#define CONFIG_EXYNOS_SPI
|
|
|
|
#define CONFIG_CMD_SF
|
|
|
|
#define CONFIG_CMD_SPI
|
|
|
|
#define CONFIG_SPI_FLASH_WINBOND
|
|
|
|
#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
|
|
|
|
#define CONFIG_SF_DEFAULT_SPEED 50000000
|
|
|
|
#define EXYNOS5_SPI_NUM_CONTROLLERS 5
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_ENV_SPI_MODE SPI_MODE_0
|
|
|
|
#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
|
|
|
|
#define CONFIG_ENV_SPI_BUS 1
|
|
|
|
#define CONFIG_ENV_SPI_MAX_HZ 50000000
|
|
|
|
#endif
|
|
|
|
|
2012-02-09 01:26:19 +00:00
|
|
|
/* Ethernet Controllor Driver */
|
|
|
|
#ifdef CONFIG_CMD_NET
|
|
|
|
#define CONFIG_SMC911X
|
|
|
|
#define CONFIG_SMC911X_BASE 0x5000000
|
|
|
|
#define CONFIG_SMC911X_16_BIT
|
|
|
|
#define CONFIG_ENV_SROM_BANK 1
|
|
|
|
#endif /*CONFIG_CMD_NET*/
|
|
|
|
|
2012-09-05 00:38:21 +00:00
|
|
|
/* Enable PXE Support */
|
|
|
|
#ifdef CONFIG_CMD_NET
|
|
|
|
#define CONFIG_CMD_PXE
|
|
|
|
#define CONFIG_MENU
|
|
|
|
#endif
|
|
|
|
|
2012-10-25 19:49:30 +00:00
|
|
|
/* Sound */
|
|
|
|
#define CONFIG_CMD_SOUND
|
|
|
|
#ifdef CONFIG_CMD_SOUND
|
|
|
|
#define CONFIG_SOUND
|
|
|
|
#define CONFIG_I2S
|
2013-02-14 19:46:16 +00:00
|
|
|
#define CONFIG_SOUND_MAX98095
|
2012-10-25 19:49:30 +00:00
|
|
|
#define CONFIG_SOUND_WM8994
|
|
|
|
#endif
|
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
/* Enable devicetree support */
|
|
|
|
#define CONFIG_OF_LIBFDT
|
|
|
|
|
2012-12-05 14:46:45 +00:00
|
|
|
/* SHA hashing */
|
|
|
|
#define CONFIG_CMD_HASH
|
|
|
|
#define CONFIG_HASH_VERIFY
|
|
|
|
#define CONFIG_SHA1
|
|
|
|
#define CONFIG_SHA256
|
|
|
|
|
2013-01-08 20:42:26 +00:00
|
|
|
/* Display */
|
|
|
|
#define CONFIG_LCD
|
2013-01-10 21:06:10 +00:00
|
|
|
#ifdef CONFIG_LCD
|
2013-01-08 20:42:26 +00:00
|
|
|
#define CONFIG_EXYNOS_FB
|
|
|
|
#define CONFIG_EXYNOS_DP
|
|
|
|
#define LCD_XRES 2560
|
|
|
|
#define LCD_YRES 1600
|
|
|
|
#define LCD_BPP LCD_COLOR16
|
2013-01-10 21:06:10 +00:00
|
|
|
#endif
|
2013-01-08 20:42:26 +00:00
|
|
|
|
2013-03-28 04:32:15 +00:00
|
|
|
/* Enable Time Command */
|
|
|
|
#define CONFIG_CMD_TIME
|
|
|
|
|
2012-02-05 23:01:47 +00:00
|
|
|
#endif /* __CONFIG_H */
|