2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-12-14 08:47:16 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2004-2008 Texas Instruments, <www.ti.com>
|
|
|
|
* Rohit Choraria <rohitkc@ti.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2008-12-14 08:47:16 +00:00
|
|
|
#include <asm/io.h>
|
2022-12-20 10:21:59 +00:00
|
|
|
#include <dm/uclass.h>
|
2016-09-21 02:28:55 +00:00
|
|
|
#include <linux/errno.h>
|
2022-10-11 11:49:59 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP2PLUS
|
2008-12-14 08:47:16 +00:00
|
|
|
#include <asm/arch/mem.h>
|
2022-10-11 11:49:59 +00:00
|
|
|
#endif
|
|
|
|
|
2013-11-22 11:23:29 +00:00
|
|
|
#include <linux/mtd/omap_gpmc.h>
|
2008-12-14 08:47:16 +00:00
|
|
|
#include <linux/mtd/nand_ecc.h>
|
2021-09-22 18:50:35 +00:00
|
|
|
#include <linux/mtd/rawnand.h>
|
2013-04-05 04:55:21 +00:00
|
|
|
#include <linux/bch.h>
|
2012-03-21 23:56:17 +00:00
|
|
|
#include <linux/compiler.h>
|
2008-12-14 08:47:16 +00:00
|
|
|
#include <nand.h>
|
2022-12-20 10:22:03 +00:00
|
|
|
|
|
|
|
#include "omap_elm.h"
|
2013-11-18 13:33:00 +00:00
|
|
|
|
2022-10-11 11:49:59 +00:00
|
|
|
#ifndef GPMC_MAX_CS
|
|
|
|
#define GPMC_MAX_CS 4
|
|
|
|
#endif
|
|
|
|
|
2013-11-18 13:33:00 +00:00
|
|
|
#define BADBLOCK_MARKER_LENGTH 2
|
|
|
|
#define SECTOR_BYTES 512
|
2022-12-20 10:21:56 +00:00
|
|
|
#define ECCSIZE0_SHIFT 12
|
|
|
|
#define ECCSIZE1_SHIFT 22
|
|
|
|
#define ECC1RESULTSIZE 0x1
|
2013-11-19 05:32:15 +00:00
|
|
|
#define ECCCLEAR (0x1 << 8)
|
|
|
|
#define ECCRESULTREG1 (0x1 << 0)
|
2013-11-19 05:32:17 +00:00
|
|
|
/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
|
|
|
|
#define BCH4_BIT_PAD 4
|
|
|
|
|
2013-11-19 05:32:16 +00:00
|
|
|
#ifdef CONFIG_BCH
|
|
|
|
static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
|
|
|
|
0x97, 0x79, 0xe5, 0x24, 0xb5};
|
|
|
|
#endif
|
2014-09-02 14:23:58 +00:00
|
|
|
static uint8_t cs_next;
|
2008-12-14 08:47:16 +00:00
|
|
|
|
2015-02-17 16:08:37 +00:00
|
|
|
#if defined(CONFIG_NAND_OMAP_GPMC_WSCFG)
|
|
|
|
static const int8_t wscfg[CONFIG_SYS_MAX_NAND_DEVICE] =
|
|
|
|
{ CONFIG_NAND_OMAP_GPMC_WSCFG };
|
|
|
|
#else
|
|
|
|
/* wscfg is preset to zero since its a static variable */
|
|
|
|
static const int8_t wscfg[CONFIG_SYS_MAX_NAND_DEVICE];
|
|
|
|
#endif
|
|
|
|
|
2014-09-02 14:23:58 +00:00
|
|
|
/*
|
|
|
|
* Driver configurations
|
|
|
|
*/
|
|
|
|
struct omap_nand_info {
|
|
|
|
struct bch_control *control;
|
|
|
|
enum omap_ecc ecc_scheme;
|
2015-02-17 16:08:37 +00:00
|
|
|
uint8_t cs;
|
|
|
|
uint8_t ws; /* wait status pin (0,1) */
|
2022-10-11 11:50:02 +00:00
|
|
|
void __iomem *fifo;
|
2014-09-02 14:23:58 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* We are wasting a bit of memory but al least we are safe */
|
|
|
|
static struct omap_nand_info omap_nand_info[GPMC_MAX_CS];
|
|
|
|
|
2008-12-14 08:47:16 +00:00
|
|
|
/*
|
|
|
|
* omap_nand_hwcontrol - Set the address pointers corretly for the
|
|
|
|
* following address/data/command operation
|
|
|
|
*/
|
|
|
|
static void omap_nand_hwcontrol(struct mtd_info *mtd, int32_t cmd,
|
|
|
|
uint32_t ctrl)
|
|
|
|
{
|
2016-05-30 18:57:56 +00:00
|
|
|
register struct nand_chip *this = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(this);
|
2014-09-02 14:23:58 +00:00
|
|
|
int cs = info->cs;
|
2008-12-14 08:47:16 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Point the IO_ADDR to DATA and ADDRESS registers instead
|
|
|
|
* of chip address
|
|
|
|
*/
|
|
|
|
switch (ctrl) {
|
|
|
|
case NAND_CTRL_CHANGE | NAND_CTRL_CLE:
|
2009-08-08 07:30:22 +00:00
|
|
|
this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_cmd;
|
2008-12-14 08:47:16 +00:00
|
|
|
break;
|
|
|
|
case NAND_CTRL_CHANGE | NAND_CTRL_ALE:
|
2009-08-08 07:30:22 +00:00
|
|
|
this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_adr;
|
2008-12-14 08:47:16 +00:00
|
|
|
break;
|
|
|
|
case NAND_CTRL_CHANGE | NAND_NCE:
|
2009-08-08 07:30:22 +00:00
|
|
|
this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_dat;
|
2008-12-14 08:47:16 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cmd != NAND_CMD_NONE)
|
|
|
|
writeb(cmd, this->IO_ADDR_W);
|
|
|
|
}
|
|
|
|
|
2011-09-14 19:30:16 +00:00
|
|
|
/* Check wait pin as dev ready indicator */
|
2014-11-13 02:43:39 +00:00
|
|
|
static int omap_dev_ready(struct mtd_info *mtd)
|
2011-09-14 19:30:16 +00:00
|
|
|
{
|
2016-05-30 18:57:56 +00:00
|
|
|
register struct nand_chip *this = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(this);
|
2015-02-17 16:08:37 +00:00
|
|
|
return gpmc_cfg->status & (1 << (8 + info->ws));
|
2011-09-14 19:30:16 +00:00
|
|
|
}
|
2008-12-14 08:47:16 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* gen_true_ecc - This function will generate true ECC value, which
|
|
|
|
* can be used when correcting data read from NAND flash memory core
|
|
|
|
*
|
|
|
|
* @ecc_buf: buffer to store ecc code
|
|
|
|
*
|
|
|
|
* @return: re-formatted ECC value
|
|
|
|
*/
|
|
|
|
static uint32_t gen_true_ecc(uint8_t *ecc_buf)
|
|
|
|
{
|
|
|
|
return ecc_buf[0] | (ecc_buf[1] << 16) | ((ecc_buf[2] & 0xF0) << 20) |
|
|
|
|
((ecc_buf[2] & 0x0F) << 8);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* omap_correct_data - Compares the ecc read from nand spare area with ECC
|
2016-05-01 02:18:00 +00:00
|
|
|
* registers values and corrects one bit error if it has occurred
|
2008-12-14 08:47:16 +00:00
|
|
|
* Further details can be had from OMAP TRM and the following selected links:
|
|
|
|
* http://en.wikipedia.org/wiki/Hamming_code
|
|
|
|
* http://www.cs.utexas.edu/users/plaxton/c/337/05f/slides/ErrorCorrection-4.pdf
|
|
|
|
*
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @dat: page data
|
|
|
|
* @read_ecc: ecc read from nand flash
|
|
|
|
* @calc_ecc: ecc read from ECC registers
|
|
|
|
*
|
2022-01-19 17:05:50 +00:00
|
|
|
* Return: 0 if data is OK or corrected, else returns -1
|
2008-12-14 08:47:16 +00:00
|
|
|
*/
|
2012-03-21 23:56:17 +00:00
|
|
|
static int __maybe_unused omap_correct_data(struct mtd_info *mtd, uint8_t *dat,
|
2008-12-14 08:47:16 +00:00
|
|
|
uint8_t *read_ecc, uint8_t *calc_ecc)
|
|
|
|
{
|
|
|
|
uint32_t orig_ecc, new_ecc, res, hm;
|
|
|
|
uint16_t parity_bits, byte;
|
|
|
|
uint8_t bit;
|
|
|
|
|
|
|
|
/* Regenerate the orginal ECC */
|
|
|
|
orig_ecc = gen_true_ecc(read_ecc);
|
|
|
|
new_ecc = gen_true_ecc(calc_ecc);
|
|
|
|
/* Get the XOR of real ecc */
|
|
|
|
res = orig_ecc ^ new_ecc;
|
|
|
|
if (res) {
|
|
|
|
/* Get the hamming width */
|
|
|
|
hm = hweight32(res);
|
|
|
|
/* Single bit errors can be corrected! */
|
|
|
|
if (hm == 12) {
|
|
|
|
/* Correctable data! */
|
|
|
|
parity_bits = res >> 16;
|
|
|
|
bit = (parity_bits & 0x7);
|
|
|
|
byte = (parity_bits >> 3) & 0x1FF;
|
|
|
|
/* Flip the bit to correct */
|
|
|
|
dat[byte] ^= (0x1 << bit);
|
|
|
|
} else if (hm == 1) {
|
|
|
|
printf("Error: Ecc is wrong\n");
|
|
|
|
/* ECC itself is corrupted */
|
|
|
|
return 2;
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* hm distance != parity pairs OR one, could mean 2 bit
|
|
|
|
* error OR potentially be on a blank page..
|
|
|
|
* orig_ecc: contains spare area data from nand flash.
|
|
|
|
* new_ecc: generated ecc while reading data area.
|
|
|
|
* Note: if the ecc = 0, all data bits from which it was
|
|
|
|
* generated are 0xFF.
|
|
|
|
* The 3 byte(24 bits) ecc is generated per 512byte
|
|
|
|
* chunk of a page. If orig_ecc(from spare area)
|
|
|
|
* is 0xFF && new_ecc(computed now from data area)=0x0,
|
|
|
|
* this means that data area is 0xFF and spare area is
|
|
|
|
* 0xFF. A sure sign of a erased page!
|
|
|
|
*/
|
|
|
|
if ((orig_ecc == 0x0FFF0FFF) && (new_ecc == 0x00000000))
|
|
|
|
return 0;
|
|
|
|
printf("Error: Bad compare! failed\n");
|
|
|
|
/* detected 2 bit error */
|
2016-05-30 18:57:58 +00:00
|
|
|
return -EBADMSG;
|
2008-12-14 08:47:16 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-04-05 04:55:21 +00:00
|
|
|
/*
|
2013-11-19 05:32:15 +00:00
|
|
|
* omap_enable_hwecc - configures GPMC as per ECC scheme before read/write
|
2013-04-05 04:55:21 +00:00
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @mode: Read/Write mode
|
|
|
|
*/
|
|
|
|
__maybe_unused
|
2013-11-19 05:32:15 +00:00
|
|
|
static void omap_enable_hwecc(struct mtd_info *mtd, int32_t mode)
|
2013-04-05 04:55:21 +00:00
|
|
|
{
|
2022-12-20 10:21:56 +00:00
|
|
|
struct nand_chip *nand = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(nand);
|
2013-11-19 05:32:15 +00:00
|
|
|
unsigned int dev_width = (nand->options & NAND_BUSWIDTH_16) ? 1 : 0;
|
2022-12-20 10:21:56 +00:00
|
|
|
u32 val;
|
2013-11-19 05:32:15 +00:00
|
|
|
|
2022-12-20 10:21:56 +00:00
|
|
|
/* Clear ecc and enable bits */
|
|
|
|
writel(ECCCLEAR | ECCRESULTREG1, &gpmc_cfg->ecc_control);
|
|
|
|
|
|
|
|
/* program ecc and result sizes */
|
|
|
|
val = ((((nand->ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
|
|
|
|
ECC1RESULTSIZE);
|
|
|
|
writel(val, &gpmc_cfg->ecc_size_config);
|
|
|
|
|
|
|
|
switch (mode) {
|
|
|
|
case NAND_ECC_READ:
|
|
|
|
case NAND_ECC_WRITE:
|
|
|
|
writel(ECCCLEAR | ECCRESULTREG1, &gpmc_cfg->ecc_control);
|
2013-11-19 05:32:15 +00:00
|
|
|
break;
|
2022-12-20 10:21:56 +00:00
|
|
|
case NAND_ECC_READSYN:
|
|
|
|
writel(ECCCLEAR, &gpmc_cfg->ecc_control);
|
2014-06-02 11:44:42 +00:00
|
|
|
break;
|
2013-11-19 05:32:15 +00:00
|
|
|
default:
|
2022-12-20 10:21:56 +00:00
|
|
|
printf("%s: error: unrecognized Mode[%d]!\n", __func__, mode);
|
|
|
|
break;
|
2013-11-18 13:33:00 +00:00
|
|
|
}
|
2022-12-20 10:21:56 +00:00
|
|
|
|
|
|
|
/* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
|
|
|
|
val = (dev_width << 7) | (info->cs << 1) | (0x1);
|
|
|
|
writel(val, &gpmc_cfg->ecc_config);
|
2013-04-05 04:55:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2013-11-19 05:32:16 +00:00
|
|
|
* omap_calculate_ecc - Read ECC result
|
|
|
|
* @mtd: MTD structure
|
|
|
|
* @dat: unused
|
|
|
|
* @ecc_code: ecc_code buffer
|
|
|
|
* Using noninverted ECC can be considered ugly since writing a blank
|
|
|
|
* page ie. padding will clear the ECC bytes. This is no problem as
|
|
|
|
* long nobody is trying to write data on the seemingly unused page.
|
|
|
|
* Reading an erased page will produce an ECC mismatch between
|
|
|
|
* generated and read ECC bytes that has to be dealt with separately.
|
|
|
|
* E.g. if page is 0xFF (fresh erased), and if HW ECC engine within GPMC
|
|
|
|
* is used, the result of read will be 0x0 while the ECC offsets of the
|
|
|
|
* spare area will be 0xFF which will result in an ECC mismatch.
|
2012-11-06 13:06:33 +00:00
|
|
|
*/
|
2013-11-19 05:32:16 +00:00
|
|
|
static int omap_calculate_ecc(struct mtd_info *mtd, const uint8_t *dat,
|
2012-11-06 13:06:33 +00:00
|
|
|
uint8_t *ecc_code)
|
2022-12-20 10:21:56 +00:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(&gpmc_cfg->ecc1_result);
|
|
|
|
ecc_code[0] = val & 0xFF;
|
|
|
|
ecc_code[1] = (val >> 16) & 0xFF;
|
|
|
|
ecc_code[2] = ((val >> 8) & 0x0F) | ((val >> 20) & 0xF0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* GPMC ecc engine settings for read */
|
|
|
|
#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
|
|
|
|
#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
|
|
|
|
#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
|
|
|
|
#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
|
|
|
|
#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
|
|
|
|
|
|
|
|
/* GPMC ecc engine settings for write */
|
|
|
|
#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
|
|
|
|
#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
|
|
|
|
#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @mode: Read/Write mode
|
|
|
|
*
|
|
|
|
* When using BCH with SW correction (i.e. no ELM), sector size is set
|
|
|
|
* to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
|
|
|
|
* for both reading and writing with:
|
|
|
|
* eccsize0 = 0 (no additional protected byte in spare area)
|
|
|
|
* eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
|
|
|
|
*/
|
|
|
|
static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd,
|
|
|
|
int mode)
|
|
|
|
{
|
|
|
|
unsigned int bch_type;
|
|
|
|
unsigned int dev_width, nsectors;
|
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
|
|
|
u32 val, wr_mode;
|
|
|
|
unsigned int ecc_size1, ecc_size0;
|
|
|
|
|
|
|
|
/* GPMC configurations for calculating ECC */
|
|
|
|
switch (info->ecc_scheme) {
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
|
|
|
|
bch_type = 1;
|
|
|
|
nsectors = 1;
|
|
|
|
wr_mode = BCH_WRAPMODE_6;
|
|
|
|
ecc_size0 = BCH_ECC_SIZE0;
|
|
|
|
ecc_size1 = BCH_ECC_SIZE1;
|
|
|
|
break;
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
|
|
|
bch_type = 1;
|
|
|
|
nsectors = chip->ecc.steps;
|
|
|
|
if (mode == NAND_ECC_READ) {
|
|
|
|
wr_mode = BCH_WRAPMODE_1;
|
|
|
|
ecc_size0 = BCH8R_ECC_SIZE0;
|
|
|
|
ecc_size1 = BCH8R_ECC_SIZE1;
|
|
|
|
} else {
|
|
|
|
wr_mode = BCH_WRAPMODE_6;
|
|
|
|
ecc_size0 = BCH_ECC_SIZE0;
|
|
|
|
ecc_size1 = BCH_ECC_SIZE1;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
|
|
|
bch_type = 0x2;
|
|
|
|
nsectors = chip->ecc.steps;
|
|
|
|
if (mode == NAND_ECC_READ) {
|
|
|
|
wr_mode = 0x01;
|
|
|
|
ecc_size0 = 52; /* ECC bits in nibbles per sector */
|
|
|
|
ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
|
|
|
|
} else {
|
|
|
|
wr_mode = 0x01;
|
|
|
|
ecc_size0 = 0; /* extra bits in nibbles per sector */
|
|
|
|
ecc_size1 = 52; /* OOB bits in nibbles per sector */
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(ECCRESULTREG1, &gpmc_cfg->ecc_control);
|
|
|
|
|
|
|
|
/* Configure ecc size for BCH */
|
|
|
|
val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
|
|
|
|
writel(val, &gpmc_cfg->ecc_size_config);
|
|
|
|
|
|
|
|
dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
|
|
|
|
|
|
|
|
/* BCH configuration */
|
|
|
|
val = ((1 << 16) | /* enable BCH */
|
|
|
|
(bch_type << 12) | /* BCH4/BCH8/BCH16 */
|
|
|
|
(wr_mode << 8) | /* wrap mode */
|
|
|
|
(dev_width << 7) | /* bus width */
|
|
|
|
(((nsectors - 1) & 0x7) << 4) | /* number of sectors */
|
|
|
|
(info->cs << 1) | /* ECC CS */
|
|
|
|
(0x1)); /* enable ECC */
|
|
|
|
|
|
|
|
writel(val, &gpmc_cfg->ecc_config);
|
|
|
|
|
|
|
|
/* Clear ecc and enable bits */
|
|
|
|
writel(ECCCLEAR | ECCRESULTREG1, &gpmc_cfg->ecc_control);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* _omap_calculate_ecc_bch - Generate BCH ECC bytes for one sector
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @dat: The pointer to data on which ecc is computed
|
|
|
|
* @ecc_code: The ecc_code buffer
|
|
|
|
* @sector: The sector number (for a multi sector page)
|
|
|
|
*
|
|
|
|
* Support calculating of BCH4/8/16 ECC vectors for one sector
|
|
|
|
* within a page. Sector number is in @sector.
|
|
|
|
*/
|
|
|
|
static int _omap_calculate_ecc_bch(struct mtd_info *mtd, const u8 *dat,
|
|
|
|
u8 *ecc_code, int sector)
|
2012-11-06 13:06:33 +00:00
|
|
|
{
|
2016-05-30 18:57:56 +00:00
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
2016-07-12 18:28:16 +00:00
|
|
|
const uint32_t *ptr;
|
|
|
|
uint32_t val = 0;
|
2012-11-06 13:06:33 +00:00
|
|
|
int8_t i = 0, j;
|
|
|
|
|
2014-04-11 07:25:33 +00:00
|
|
|
switch (info->ecc_scheme) {
|
2013-11-19 05:32:16 +00:00
|
|
|
#ifdef CONFIG_BCH
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
|
|
|
|
#endif
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
2022-12-20 10:21:56 +00:00
|
|
|
ptr = &gpmc_cfg->bch_result_0_3[sector].bch_result_x[3];
|
2013-11-19 05:32:16 +00:00
|
|
|
val = readl(ptr);
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
2012-11-06 13:06:33 +00:00
|
|
|
ptr--;
|
|
|
|
for (j = 0; j < 3; j++) {
|
2013-11-19 05:32:16 +00:00
|
|
|
val = readl(ptr);
|
|
|
|
ecc_code[i++] = (val >> 24) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 16) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 8) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
2012-11-06 13:06:33 +00:00
|
|
|
ptr--;
|
|
|
|
}
|
2022-12-20 10:21:56 +00:00
|
|
|
|
2013-11-19 05:32:16 +00:00
|
|
|
break;
|
2014-06-02 11:44:42 +00:00
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
2022-12-20 10:21:56 +00:00
|
|
|
val = readl(&gpmc_cfg->bch_result_4_6[sector].bch_result_x[2]);
|
2014-06-02 11:44:42 +00:00
|
|
|
ecc_code[i++] = (val >> 8) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
2022-12-20 10:21:56 +00:00
|
|
|
val = readl(&gpmc_cfg->bch_result_4_6[sector].bch_result_x[1]);
|
2014-06-02 11:44:42 +00:00
|
|
|
ecc_code[i++] = (val >> 24) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 16) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 8) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
2022-12-20 10:21:56 +00:00
|
|
|
val = readl(&gpmc_cfg->bch_result_4_6[sector].bch_result_x[0]);
|
2014-06-02 11:44:42 +00:00
|
|
|
ecc_code[i++] = (val >> 24) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 16) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 8) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
|
|
|
for (j = 3; j >= 0; j--) {
|
2022-12-20 10:21:56 +00:00
|
|
|
val = readl(&gpmc_cfg->bch_result_0_3[sector].bch_result_x[j]
|
2014-06-02 11:44:42 +00:00
|
|
|
);
|
|
|
|
ecc_code[i++] = (val >> 24) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 16) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 8) & 0xFF;
|
|
|
|
ecc_code[i++] = (val >> 0) & 0xFF;
|
|
|
|
}
|
|
|
|
break;
|
2013-11-19 05:32:16 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
/* ECC scheme specific syndrome customizations */
|
2014-04-11 07:25:33 +00:00
|
|
|
switch (info->ecc_scheme) {
|
2013-11-19 05:32:16 +00:00
|
|
|
#ifdef CONFIG_BCH
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
|
2022-12-20 10:21:56 +00:00
|
|
|
/* Add constant polynomial to remainder, so that
|
|
|
|
* ECC of blank pages results in 0x0 on reading back
|
|
|
|
*/
|
2013-11-19 05:32:16 +00:00
|
|
|
for (i = 0; i < chip->ecc.bytes; i++)
|
2022-12-20 10:21:56 +00:00
|
|
|
ecc_code[i] ^= bch8_polynomial[i];
|
2013-11-19 05:32:16 +00:00
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
2022-12-20 10:21:56 +00:00
|
|
|
/* Set 14th ECC byte as 0x0 for ROM compatibility */
|
|
|
|
ecc_code[chip->ecc.bytes - 1] = 0x0;
|
2013-11-19 05:32:16 +00:00
|
|
|
break;
|
2014-06-02 11:44:42 +00:00
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
|
|
|
break;
|
2013-11-19 05:32:16 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
2012-11-06 13:06:33 +00:00
|
|
|
}
|
2013-11-19 05:32:16 +00:00
|
|
|
return 0;
|
2012-11-06 13:06:33 +00:00
|
|
|
}
|
|
|
|
|
2022-12-20 10:21:56 +00:00
|
|
|
/**
|
|
|
|
* omap_calculate_ecc_bch - ECC generator for 1 sector
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @dat: The pointer to data on which ecc is computed
|
|
|
|
* @ecc_code: The ecc_code buffer
|
|
|
|
*
|
|
|
|
* Support calculating of BCH4/8/16 ECC vectors for one sector. This is used
|
|
|
|
* when SW based correction is required as ECC is required for one sector
|
|
|
|
* at a time.
|
|
|
|
*/
|
|
|
|
static int __maybe_unused omap_calculate_ecc_bch(struct mtd_info *mtd,
|
|
|
|
const u_char *dat, u_char *ecc_calc)
|
|
|
|
{
|
|
|
|
return _omap_calculate_ecc_bch(mtd, dat, ecc_calc, 0);
|
|
|
|
}
|
|
|
|
|
2022-10-11 11:50:02 +00:00
|
|
|
static inline void omap_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
|
|
|
|
{
|
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
|
|
|
u32 alignment = ((uintptr_t)buf | len) & 3;
|
|
|
|
|
|
|
|
if (alignment & 1)
|
|
|
|
readsb(info->fifo, buf, len);
|
|
|
|
else if (alignment & 3)
|
|
|
|
readsw(info->fifo, buf, len >> 1);
|
|
|
|
else
|
|
|
|
readsl(info->fifo, buf, len >> 2);
|
|
|
|
}
|
|
|
|
|
2015-05-30 08:11:23 +00:00
|
|
|
#ifdef CONFIG_NAND_OMAP_GPMC_PREFETCH
|
|
|
|
|
|
|
|
#define PREFETCH_CONFIG1_CS_SHIFT 24
|
|
|
|
#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
|
|
|
|
#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
|
|
|
|
#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
|
|
|
|
#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
|
|
|
|
#define ENABLE_PREFETCH (1 << 7)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_prefetch_enable - configures and starts prefetch transfer
|
|
|
|
* @fifo_th: fifo threshold to be used for read/ write
|
|
|
|
* @count: number of bytes to be transferred
|
|
|
|
* @is_write: prefetch read(0) or write post(1) mode
|
|
|
|
* @cs: chip select to use
|
|
|
|
*/
|
|
|
|
static int omap_prefetch_enable(int fifo_th, unsigned int count, int is_write, int cs)
|
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
|
|
|
|
if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (readl(&gpmc_cfg->prefetch_control))
|
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
/* Set the amount of bytes to be prefetched */
|
|
|
|
writel(count, &gpmc_cfg->prefetch_config2);
|
|
|
|
|
|
|
|
val = (cs << PREFETCH_CONFIG1_CS_SHIFT) | (is_write & 1) |
|
|
|
|
PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH;
|
|
|
|
writel(val, &gpmc_cfg->prefetch_config1);
|
|
|
|
|
|
|
|
/* Start the prefetch engine */
|
|
|
|
writel(1, &gpmc_cfg->prefetch_control);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_prefetch_reset - disables and stops the prefetch engine
|
|
|
|
*/
|
|
|
|
static void omap_prefetch_reset(void)
|
|
|
|
{
|
|
|
|
writel(0, &gpmc_cfg->prefetch_control);
|
|
|
|
writel(0, &gpmc_cfg->prefetch_config1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __read_prefetch_aligned(struct nand_chip *chip, uint32_t *buf, int len)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
uint32_t cnt;
|
2016-05-30 18:57:56 +00:00
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
2015-05-30 08:11:23 +00:00
|
|
|
|
|
|
|
ret = omap_prefetch_enable(PREFETCH_FIFOTHRESHOLD_MAX, len, 0, info->cs);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
do {
|
|
|
|
int i;
|
|
|
|
|
|
|
|
cnt = readl(&gpmc_cfg->prefetch_status);
|
|
|
|
cnt = PREFETCH_STATUS_FIFO_CNT(cnt);
|
|
|
|
|
|
|
|
for (i = 0; i < cnt / 4; i++) {
|
2022-10-11 11:50:02 +00:00
|
|
|
*buf++ = readl(info->fifo);
|
2015-05-30 08:11:23 +00:00
|
|
|
len -= 4;
|
|
|
|
}
|
|
|
|
} while (len);
|
|
|
|
|
|
|
|
omap_prefetch_reset();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-05-30 08:11:24 +00:00
|
|
|
static void omap_nand_read_prefetch(struct mtd_info *mtd, uint8_t *buf, int len)
|
2015-05-30 08:11:23 +00:00
|
|
|
{
|
|
|
|
int ret;
|
2022-10-11 11:50:01 +00:00
|
|
|
uintptr_t head, tail;
|
2016-05-30 18:57:56 +00:00
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
2015-05-30 08:11:23 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If the destination buffer is unaligned, start with reading
|
|
|
|
* the overlap byte-wise.
|
|
|
|
*/
|
2022-10-11 11:50:01 +00:00
|
|
|
head = ((uintptr_t)buf) % 4;
|
2015-05-30 08:11:23 +00:00
|
|
|
if (head) {
|
2022-10-11 11:50:02 +00:00
|
|
|
omap_nand_read_buf(mtd, buf, head);
|
2015-05-30 08:11:23 +00:00
|
|
|
buf += head;
|
|
|
|
len -= head;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only transfer multiples of 4 bytes in a pre-fetched fashion.
|
|
|
|
* If there's a residue, care for it byte-wise afterwards.
|
|
|
|
*/
|
|
|
|
tail = len % 4;
|
|
|
|
|
2015-05-30 08:11:24 +00:00
|
|
|
ret = __read_prefetch_aligned(chip, (uint32_t *)buf, len - tail);
|
2015-05-30 08:11:23 +00:00
|
|
|
if (ret < 0) {
|
|
|
|
/* fallback in case the prefetch engine is busy */
|
2022-10-11 11:50:02 +00:00
|
|
|
omap_nand_read_buf(mtd, buf, len);
|
2015-05-30 08:11:23 +00:00
|
|
|
} else if (tail) {
|
|
|
|
buf += len - tail;
|
2022-10-11 11:50:02 +00:00
|
|
|
omap_nand_read_buf(mtd, buf, tail);
|
2015-05-30 08:11:23 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_NAND_OMAP_GPMC_PREFETCH */
|
|
|
|
|
2013-11-19 05:32:16 +00:00
|
|
|
#ifdef CONFIG_NAND_OMAP_ELM
|
2022-12-20 10:21:56 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_calculate_ecc_bch_multi - Generate ECC for multiple sectors
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @dat: The pointer to data on which ecc is computed
|
|
|
|
* @ecc_code: The ecc_code buffer
|
|
|
|
*
|
|
|
|
* Support calculating of BCH4/8/16 ecc vectors for the entire page in one go.
|
|
|
|
*/
|
|
|
|
static int omap_calculate_ecc_bch_multi(struct mtd_info *mtd,
|
|
|
|
const u_char *dat, u_char *ecc_calc)
|
|
|
|
{
|
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
int eccbytes = chip->ecc.bytes;
|
|
|
|
unsigned long nsectors;
|
|
|
|
int i, ret;
|
|
|
|
|
|
|
|
nsectors = ((readl(&gpmc_cfg->ecc_config) >> 4) & 0x7) + 1;
|
|
|
|
for (i = 0; i < nsectors; i++) {
|
|
|
|
ret = _omap_calculate_ecc_bch(mtd, dat, ecc_calc, i);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ecc_calc += eccbytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-10-08 20:57:42 +00:00
|
|
|
/*
|
|
|
|
* omap_reverse_list - re-orders list elements in reverse order [internal]
|
|
|
|
* @list: pointer to start of list
|
|
|
|
* @length: length of list
|
|
|
|
*/
|
|
|
|
static void omap_reverse_list(u8 *list, unsigned int length)
|
|
|
|
{
|
|
|
|
unsigned int i, j;
|
|
|
|
unsigned int half_length = length / 2;
|
|
|
|
u8 tmp;
|
|
|
|
for (i = 0, j = length - 1; i < half_length; i++, j--) {
|
|
|
|
tmp = list[i];
|
|
|
|
list[i] = list[j];
|
|
|
|
list[j] = tmp;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-06 13:06:33 +00:00
|
|
|
/*
|
|
|
|
* omap_correct_data_bch - Compares the ecc read from nand spare area
|
2016-05-01 02:18:00 +00:00
|
|
|
* with ECC registers values and corrects one bit error if it has occurred
|
2012-11-06 13:06:33 +00:00
|
|
|
*
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @dat: page data
|
|
|
|
* @read_ecc: ecc read from nand flash (ignored)
|
|
|
|
* @calc_ecc: ecc read from ECC registers
|
|
|
|
*
|
2022-01-19 17:05:50 +00:00
|
|
|
* Return: 0 if data is OK or corrected, else returns -1
|
2012-11-06 13:06:33 +00:00
|
|
|
*/
|
|
|
|
static int omap_correct_data_bch(struct mtd_info *mtd, uint8_t *dat,
|
|
|
|
uint8_t *read_ecc, uint8_t *calc_ecc)
|
|
|
|
{
|
2016-05-30 18:57:56 +00:00
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
2014-04-11 07:25:34 +00:00
|
|
|
struct nand_ecc_ctrl *ecc = &chip->ecc;
|
2013-11-19 05:32:17 +00:00
|
|
|
uint32_t error_count = 0, error_max;
|
2014-06-02 11:44:42 +00:00
|
|
|
uint32_t error_loc[ELM_MAX_ERROR_COUNT];
|
2014-04-11 07:25:32 +00:00
|
|
|
enum bch_level bch_type;
|
2013-11-19 05:32:17 +00:00
|
|
|
uint32_t i, ecc_flag = 0;
|
2015-01-02 17:49:10 +00:00
|
|
|
uint8_t count;
|
2013-11-19 05:32:17 +00:00
|
|
|
uint32_t byte_pos, bit_pos;
|
2015-01-02 17:49:10 +00:00
|
|
|
int err = 0;
|
2013-11-19 05:32:17 +00:00
|
|
|
|
|
|
|
/* check calculated ecc */
|
2014-04-11 07:25:34 +00:00
|
|
|
for (i = 0; i < ecc->bytes && !ecc_flag; i++) {
|
2013-11-19 05:32:17 +00:00
|
|
|
if (calc_ecc[i] != 0x00)
|
2021-11-18 18:25:24 +00:00
|
|
|
goto not_ecc_match;
|
2013-11-19 05:32:17 +00:00
|
|
|
}
|
2021-11-18 18:25:24 +00:00
|
|
|
return 0;
|
|
|
|
not_ecc_match:
|
2012-11-06 13:06:33 +00:00
|
|
|
|
2021-11-18 18:25:24 +00:00
|
|
|
/* check for whether it's an erased-page */
|
|
|
|
for (i = 0; i < ecc->bytes; i++) {
|
2012-11-06 13:06:33 +00:00
|
|
|
if (read_ecc[i] != 0xff)
|
2021-11-18 18:25:24 +00:00
|
|
|
goto not_erased;
|
|
|
|
}
|
|
|
|
for (i = 0; i < SECTOR_BYTES; i++) {
|
|
|
|
if (dat[i] != 0xff)
|
|
|
|
goto not_erased;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
not_erased:
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check for whether it's an erased page with a correctable
|
|
|
|
* number of bitflips. Erased pages have all 1's in the data,
|
|
|
|
* so we just compute the number of 0 bits in the data and
|
|
|
|
* see if it's under the correction threshold.
|
|
|
|
*
|
|
|
|
* NOTE: The check for a perfect erased page above is faster for
|
|
|
|
* the more common case, even though it's logically redundant.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < ecc->bytes; i++)
|
|
|
|
error_count += hweight8(~read_ecc[i]);
|
|
|
|
|
|
|
|
for (i = 0; i < SECTOR_BYTES; i++)
|
|
|
|
error_count += hweight8(~dat[i]);
|
|
|
|
|
|
|
|
if (error_count <= ecc->strength) {
|
|
|
|
memset(read_ecc, 0xFF, ecc->bytes);
|
|
|
|
memset(dat, 0xFF, SECTOR_BYTES);
|
|
|
|
debug("nand: %u bit-flip(s) corrected in erased page\n",
|
|
|
|
error_count);
|
|
|
|
return error_count;
|
2013-11-19 05:32:17 +00:00
|
|
|
}
|
2012-11-06 13:06:33 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* while reading ECC result we read it in big endian.
|
|
|
|
* Hence while loading to ELM we have rotate to get the right endian.
|
|
|
|
*/
|
2014-04-11 07:25:33 +00:00
|
|
|
switch (info->ecc_scheme) {
|
2013-11-19 05:32:17 +00:00
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
2014-04-11 07:25:32 +00:00
|
|
|
bch_type = BCH_8_BIT;
|
2014-04-11 07:25:34 +00:00
|
|
|
omap_reverse_list(calc_ecc, ecc->bytes - 1);
|
2013-11-19 05:32:17 +00:00
|
|
|
break;
|
2014-06-02 11:44:42 +00:00
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
|
|
|
bch_type = BCH_16_BIT;
|
|
|
|
omap_reverse_list(calc_ecc, ecc->bytes);
|
|
|
|
break;
|
2013-11-19 05:32:17 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2012-11-06 13:06:33 +00:00
|
|
|
/* use elm module to check for errors */
|
2014-04-11 07:25:32 +00:00
|
|
|
elm_config(bch_type);
|
2021-11-18 18:25:24 +00:00
|
|
|
error_count = 0;
|
2014-04-11 07:25:35 +00:00
|
|
|
err = elm_check_error(calc_ecc, bch_type, &error_count, error_loc);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
2012-11-06 13:06:33 +00:00
|
|
|
/* correct bch error */
|
2013-11-19 05:32:17 +00:00
|
|
|
for (count = 0; count < error_count; count++) {
|
2014-04-11 07:25:33 +00:00
|
|
|
switch (info->ecc_scheme) {
|
2014-04-11 07:25:32 +00:00
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
2013-11-19 05:32:17 +00:00
|
|
|
/* 14th byte in ECC is reserved to match ROM layout */
|
2014-04-11 07:25:34 +00:00
|
|
|
error_max = SECTOR_BYTES + (ecc->bytes - 1);
|
2013-11-19 05:32:17 +00:00
|
|
|
break;
|
2014-06-02 11:44:42 +00:00
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
|
|
|
error_max = SECTOR_BYTES + ecc->bytes;
|
|
|
|
break;
|
2013-11-19 05:32:17 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
byte_pos = error_max - (error_loc[count] / 8) - 1;
|
|
|
|
bit_pos = error_loc[count] % 8;
|
|
|
|
if (byte_pos < SECTOR_BYTES) {
|
|
|
|
dat[byte_pos] ^= 1 << bit_pos;
|
2015-10-04 21:34:42 +00:00
|
|
|
debug("nand: bit-flip corrected @data=%d\n", byte_pos);
|
2013-11-19 05:32:17 +00:00
|
|
|
} else if (byte_pos < error_max) {
|
2014-04-25 10:00:07 +00:00
|
|
|
read_ecc[byte_pos - SECTOR_BYTES] ^= 1 << bit_pos;
|
2015-10-04 21:34:42 +00:00
|
|
|
debug("nand: bit-flip corrected @oob=%d\n", byte_pos -
|
2013-11-19 05:32:17 +00:00
|
|
|
SECTOR_BYTES);
|
|
|
|
} else {
|
|
|
|
err = -EBADMSG;
|
|
|
|
printf("nand: error: invalid bit-flip location\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return (err) ? err : error_count;
|
2012-11-06 13:06:33 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_read_page_bch - hardware ecc based page read function
|
|
|
|
* @mtd: mtd info structure
|
|
|
|
* @chip: nand chip info structure
|
|
|
|
* @buf: buffer to store read data
|
2013-01-14 03:46:50 +00:00
|
|
|
* @oob_required: caller expects OOB data read to chip->oob_poi
|
2012-11-06 13:06:33 +00:00
|
|
|
* @page: page number to read
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
|
2013-01-14 03:46:50 +00:00
|
|
|
uint8_t *buf, int oob_required, int page)
|
2012-11-06 13:06:33 +00:00
|
|
|
{
|
|
|
|
int i, eccsize = chip->ecc.size;
|
|
|
|
int eccbytes = chip->ecc.bytes;
|
2022-12-20 10:21:56 +00:00
|
|
|
int ecctotal = chip->ecc.total;
|
2012-11-06 13:06:33 +00:00
|
|
|
int eccsteps = chip->ecc.steps;
|
|
|
|
uint8_t *p = buf;
|
|
|
|
uint8_t *ecc_calc = chip->buffers->ecccalc;
|
|
|
|
uint8_t *ecc_code = chip->buffers->ecccode;
|
|
|
|
uint32_t *eccpos = chip->ecc.layout->eccpos;
|
|
|
|
uint8_t *oob = chip->oob_poi;
|
|
|
|
uint32_t oob_pos;
|
|
|
|
|
|
|
|
/* oob area start */
|
|
|
|
oob_pos = (eccsize * eccsteps) + chip->ecc.layout->eccpos[0];
|
|
|
|
oob += chip->ecc.layout->eccpos[0];
|
|
|
|
|
2022-12-20 10:21:56 +00:00
|
|
|
/* Enable ECC engine */
|
|
|
|
chip->ecc.hwctl(mtd, NAND_ECC_READ);
|
|
|
|
|
|
|
|
/* read entire page */
|
|
|
|
chip->cmdfunc(mtd, NAND_CMD_RNDOUT, 0, -1);
|
|
|
|
chip->read_buf(mtd, buf, mtd->writesize);
|
|
|
|
|
|
|
|
/* read all ecc bytes from oob area */
|
|
|
|
chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
|
|
|
|
chip->read_buf(mtd, oob, ecctotal);
|
|
|
|
|
|
|
|
/* Calculate ecc bytes */
|
|
|
|
omap_calculate_ecc_bch_multi(mtd, buf, ecc_calc);
|
2012-11-06 13:06:33 +00:00
|
|
|
|
|
|
|
for (i = 0; i < chip->ecc.total; i++)
|
|
|
|
ecc_code[i] = chip->oob_poi[eccpos[i]];
|
|
|
|
|
2022-12-20 10:21:56 +00:00
|
|
|
/* error detect & correct */
|
2012-11-06 13:06:33 +00:00
|
|
|
eccsteps = chip->ecc.steps;
|
|
|
|
p = buf;
|
|
|
|
|
|
|
|
for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
|
|
|
|
int stat;
|
|
|
|
stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
|
|
|
|
if (stat < 0)
|
|
|
|
mtd->ecc_stats.failed++;
|
|
|
|
else
|
|
|
|
mtd->ecc_stats.corrected += stat;
|
|
|
|
}
|
2022-12-20 10:21:56 +00:00
|
|
|
|
2012-11-06 13:06:33 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-11-18 13:33:00 +00:00
|
|
|
#endif /* CONFIG_NAND_OMAP_ELM */
|
2012-11-06 13:06:33 +00:00
|
|
|
|
2013-04-05 04:55:21 +00:00
|
|
|
/*
|
|
|
|
* OMAP3 BCH8 support (with BCH library)
|
|
|
|
*/
|
2013-11-18 13:33:00 +00:00
|
|
|
#ifdef CONFIG_BCH
|
2013-04-05 04:55:21 +00:00
|
|
|
/**
|
2013-11-18 13:33:00 +00:00
|
|
|
* omap_correct_data_bch_sw - Decode received data and correct errors
|
2013-04-05 04:55:21 +00:00
|
|
|
* @mtd: MTD device structure
|
|
|
|
* @data: page data
|
|
|
|
* @read_ecc: ecc read from nand flash
|
|
|
|
* @calc_ecc: ecc read from HW ECC registers
|
|
|
|
*/
|
2013-11-18 13:33:00 +00:00
|
|
|
static int omap_correct_data_bch_sw(struct mtd_info *mtd, u_char *data,
|
2013-04-05 04:55:21 +00:00
|
|
|
u_char *read_ecc, u_char *calc_ecc)
|
|
|
|
{
|
|
|
|
int i, count;
|
|
|
|
/* cannot correct more than 8 errors */
|
|
|
|
unsigned int errloc[8];
|
2016-05-30 18:57:56 +00:00
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
2013-04-05 04:55:21 +00:00
|
|
|
|
2017-01-09 10:15:14 +00:00
|
|
|
count = decode_bch(info->control, NULL, SECTOR_BYTES,
|
|
|
|
read_ecc, calc_ecc, NULL, errloc);
|
2013-04-05 04:55:21 +00:00
|
|
|
if (count > 0) {
|
|
|
|
/* correct errors */
|
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
/* correct data only, not ecc bytes */
|
2017-01-09 10:15:14 +00:00
|
|
|
if (errloc[i] < SECTOR_BYTES << 3)
|
|
|
|
data[errloc[i] >> 3] ^= 1 << (errloc[i] & 7);
|
2015-10-04 21:34:42 +00:00
|
|
|
debug("corrected bitflip %u\n", errloc[i]);
|
2013-04-05 04:55:21 +00:00
|
|
|
#ifdef DEBUG
|
|
|
|
puts("read_ecc: ");
|
|
|
|
/*
|
|
|
|
* BCH8 have 13 bytes of ECC; BCH4 needs adoption
|
|
|
|
* here!
|
|
|
|
*/
|
|
|
|
for (i = 0; i < 13; i++)
|
|
|
|
printf("%02x ", read_ecc[i]);
|
|
|
|
puts("\n");
|
|
|
|
puts("calc_ecc: ");
|
|
|
|
for (i = 0; i < 13; i++)
|
|
|
|
printf("%02x ", calc_ecc[i]);
|
|
|
|
puts("\n");
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
} else if (count < 0) {
|
|
|
|
puts("ecc unrecoverable error\n");
|
|
|
|
}
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_free_bch - Release BCH ecc resources
|
|
|
|
* @mtd: MTD device structure
|
|
|
|
*/
|
|
|
|
static void __maybe_unused omap_free_bch(struct mtd_info *mtd)
|
|
|
|
{
|
2016-05-30 18:57:56 +00:00
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
struct omap_nand_info *info = nand_get_controller_data(chip);
|
2013-04-05 04:55:21 +00:00
|
|
|
|
2014-04-11 07:25:33 +00:00
|
|
|
if (info->control) {
|
|
|
|
free_bch(info->control);
|
|
|
|
info->control = NULL;
|
2013-04-05 04:55:21 +00:00
|
|
|
}
|
|
|
|
}
|
2013-11-18 13:33:00 +00:00
|
|
|
#endif /* CONFIG_BCH */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_select_ecc_scheme - configures driver for particular ecc-scheme
|
|
|
|
* @nand: NAND chip device structure
|
|
|
|
* @ecc_scheme: ecc scheme to configure
|
|
|
|
* @pagesize: number of main-area bytes per page of NAND device
|
|
|
|
* @oobsize: number of OOB/spare bytes per page of NAND device
|
|
|
|
*/
|
|
|
|
static int omap_select_ecc_scheme(struct nand_chip *nand,
|
|
|
|
enum omap_ecc ecc_scheme, unsigned int pagesize, unsigned int oobsize) {
|
2016-05-30 18:57:56 +00:00
|
|
|
struct omap_nand_info *info = nand_get_controller_data(nand);
|
2022-10-11 11:50:06 +00:00
|
|
|
struct nand_ecclayout *ecclayout = nand->ecc.layout;
|
2013-11-18 13:33:00 +00:00
|
|
|
int eccsteps = pagesize / SECTOR_BYTES;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
switch (ecc_scheme) {
|
|
|
|
case OMAP_ECC_HAM1_CODE_SW:
|
|
|
|
debug("nand: selected OMAP_ECC_HAM1_CODE_SW\n");
|
|
|
|
/* For this ecc-scheme, ecc.bytes, ecc.layout, ... are
|
|
|
|
* initialized in nand_scan_tail(), so just set ecc.mode */
|
2014-04-11 07:25:33 +00:00
|
|
|
info->control = NULL;
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.mode = NAND_ECC_SOFT;
|
|
|
|
nand->ecc.layout = NULL;
|
2013-12-12 13:19:31 +00:00
|
|
|
nand->ecc.size = 0;
|
2013-11-18 13:33:00 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAP_ECC_HAM1_CODE_HW:
|
|
|
|
debug("nand: selected OMAP_ECC_HAM1_CODE_HW\n");
|
|
|
|
/* check ecc-scheme requirements before updating ecc info */
|
|
|
|
if ((3 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
|
|
|
|
printf("nand: error: insufficient OOB: require=%d\n", (
|
|
|
|
(3 * eccsteps) + BADBLOCK_MARKER_LENGTH));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2014-04-11 07:25:33 +00:00
|
|
|
info->control = NULL;
|
2013-11-18 13:33:00 +00:00
|
|
|
/* populate ecc specific fields */
|
mtd: nand: omap: fix ecc ops assignment when changing ecc
If we change to software ecc and then back to hardware ecc, the nand ecc ops
pointers are populated with incorrect function pointers. This is related to the
way nand_scan_tail() handles assigning functions to ecc ops:
If we are switching to software ecc/no ecc, it assigns default functions to the
ecc ops pointers unconditionally, but if we are switching to hardware ecc,
the default hardware ecc functions are assigned to ops pointers only if these
pointers are NULL (so that drivers could set their own functions). In the case
of omap_gpmc.c driver, when we switch to sw ecc, sw ecc functions are
assigned to ecc ops by nand_scan_tail(), and when we later switch to hw ecc,
the ecc ops pointers are not NULL, so nand_scan_tail() does not overwrite
them with hw ecc functions.
The result: sw ecc functions used to write hw ecc data.
Clear the ecc ops pointers in omap_gpmc.c when switching ecc types, so that
ops which were not assigned by the driver will get the correct default values
from nand_scan_tail().
Cc: Scott Wood <scottwood@freescale.com>
Cc: Pekon Gupta <pekon@ti.com>
Signed-off-by: Nikita Kiryanov <nikita@compulab.co.il>
2013-12-17 13:18:01 +00:00
|
|
|
memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.mode = NAND_ECC_HW;
|
|
|
|
nand->ecc.strength = 1;
|
|
|
|
nand->ecc.size = SECTOR_BYTES;
|
|
|
|
nand->ecc.bytes = 3;
|
|
|
|
nand->ecc.hwctl = omap_enable_hwecc;
|
|
|
|
nand->ecc.correct = omap_correct_data;
|
|
|
|
nand->ecc.calculate = omap_calculate_ecc;
|
|
|
|
/* define ecc-layout */
|
|
|
|
ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
|
2013-12-05 12:24:21 +00:00
|
|
|
for (i = 0; i < ecclayout->eccbytes; i++) {
|
|
|
|
if (nand->options & NAND_BUSWIDTH_16)
|
|
|
|
ecclayout->eccpos[i] = i + 2;
|
|
|
|
else
|
|
|
|
ecclayout->eccpos[i] = i + 1;
|
|
|
|
}
|
2013-11-18 13:33:00 +00:00
|
|
|
ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
|
|
|
|
BADBLOCK_MARKER_LENGTH;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
|
|
|
|
#ifdef CONFIG_BCH
|
|
|
|
debug("nand: selected OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
|
|
|
|
/* check ecc-scheme requirements before updating ecc info */
|
|
|
|
if ((13 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
|
|
|
|
printf("nand: error: insufficient OOB: require=%d\n", (
|
|
|
|
(13 * eccsteps) + BADBLOCK_MARKER_LENGTH));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
/* check if BCH S/W library can be used for error detection */
|
2014-04-11 07:25:33 +00:00
|
|
|
info->control = init_bch(13, 8, 0x201b);
|
|
|
|
if (!info->control) {
|
2013-11-18 13:33:00 +00:00
|
|
|
printf("nand: error: could not init_bch()\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
/* populate ecc specific fields */
|
mtd: nand: omap: fix ecc ops assignment when changing ecc
If we change to software ecc and then back to hardware ecc, the nand ecc ops
pointers are populated with incorrect function pointers. This is related to the
way nand_scan_tail() handles assigning functions to ecc ops:
If we are switching to software ecc/no ecc, it assigns default functions to the
ecc ops pointers unconditionally, but if we are switching to hardware ecc,
the default hardware ecc functions are assigned to ops pointers only if these
pointers are NULL (so that drivers could set their own functions). In the case
of omap_gpmc.c driver, when we switch to sw ecc, sw ecc functions are
assigned to ecc ops by nand_scan_tail(), and when we later switch to hw ecc,
the ecc ops pointers are not NULL, so nand_scan_tail() does not overwrite
them with hw ecc functions.
The result: sw ecc functions used to write hw ecc data.
Clear the ecc ops pointers in omap_gpmc.c when switching ecc types, so that
ops which were not assigned by the driver will get the correct default values
from nand_scan_tail().
Cc: Scott Wood <scottwood@freescale.com>
Cc: Pekon Gupta <pekon@ti.com>
Signed-off-by: Nikita Kiryanov <nikita@compulab.co.il>
2013-12-17 13:18:01 +00:00
|
|
|
memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.mode = NAND_ECC_HW;
|
|
|
|
nand->ecc.strength = 8;
|
|
|
|
nand->ecc.size = SECTOR_BYTES;
|
|
|
|
nand->ecc.bytes = 13;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.hwctl = omap_enable_hwecc_bch;
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.correct = omap_correct_data_bch_sw;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.calculate = omap_calculate_ecc_bch;
|
2013-11-18 13:33:00 +00:00
|
|
|
/* define ecc-layout */
|
|
|
|
ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
|
|
|
|
ecclayout->eccpos[0] = BADBLOCK_MARKER_LENGTH;
|
|
|
|
for (i = 1; i < ecclayout->eccbytes; i++) {
|
|
|
|
if (i % nand->ecc.bytes)
|
|
|
|
ecclayout->eccpos[i] =
|
|
|
|
ecclayout->eccpos[i - 1] + 1;
|
|
|
|
else
|
|
|
|
ecclayout->eccpos[i] =
|
|
|
|
ecclayout->eccpos[i - 1] + 2;
|
|
|
|
}
|
|
|
|
ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
|
|
|
|
BADBLOCK_MARKER_LENGTH;
|
|
|
|
break;
|
|
|
|
#else
|
|
|
|
printf("nand: error: CONFIG_BCH required for ECC\n");
|
|
|
|
return -EINVAL;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
case OMAP_ECC_BCH8_CODE_HW:
|
|
|
|
#ifdef CONFIG_NAND_OMAP_ELM
|
|
|
|
debug("nand: selected OMAP_ECC_BCH8_CODE_HW\n");
|
|
|
|
/* check ecc-scheme requirements before updating ecc info */
|
|
|
|
if ((14 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
|
|
|
|
printf("nand: error: insufficient OOB: require=%d\n", (
|
|
|
|
(14 * eccsteps) + BADBLOCK_MARKER_LENGTH));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
/* intialize ELM for ECC error detection */
|
|
|
|
elm_init();
|
2014-04-11 07:25:33 +00:00
|
|
|
info->control = NULL;
|
2013-11-18 13:33:00 +00:00
|
|
|
/* populate ecc specific fields */
|
mtd: nand: omap: fix ecc ops assignment when changing ecc
If we change to software ecc and then back to hardware ecc, the nand ecc ops
pointers are populated with incorrect function pointers. This is related to the
way nand_scan_tail() handles assigning functions to ecc ops:
If we are switching to software ecc/no ecc, it assigns default functions to the
ecc ops pointers unconditionally, but if we are switching to hardware ecc,
the default hardware ecc functions are assigned to ops pointers only if these
pointers are NULL (so that drivers could set their own functions). In the case
of omap_gpmc.c driver, when we switch to sw ecc, sw ecc functions are
assigned to ecc ops by nand_scan_tail(), and when we later switch to hw ecc,
the ecc ops pointers are not NULL, so nand_scan_tail() does not overwrite
them with hw ecc functions.
The result: sw ecc functions used to write hw ecc data.
Clear the ecc ops pointers in omap_gpmc.c when switching ecc types, so that
ops which were not assigned by the driver will get the correct default values
from nand_scan_tail().
Cc: Scott Wood <scottwood@freescale.com>
Cc: Pekon Gupta <pekon@ti.com>
Signed-off-by: Nikita Kiryanov <nikita@compulab.co.il>
2013-12-17 13:18:01 +00:00
|
|
|
memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.mode = NAND_ECC_HW;
|
|
|
|
nand->ecc.strength = 8;
|
|
|
|
nand->ecc.size = SECTOR_BYTES;
|
|
|
|
nand->ecc.bytes = 14;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.hwctl = omap_enable_hwecc_bch;
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.correct = omap_correct_data_bch;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.calculate = omap_calculate_ecc_bch;
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->ecc.read_page = omap_read_page_bch;
|
|
|
|
/* define ecc-layout */
|
|
|
|
ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
|
|
|
|
for (i = 0; i < ecclayout->eccbytes; i++)
|
|
|
|
ecclayout->eccpos[i] = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
|
|
|
|
BADBLOCK_MARKER_LENGTH;
|
|
|
|
break;
|
|
|
|
#else
|
|
|
|
printf("nand: error: CONFIG_NAND_OMAP_ELM required for ECC\n");
|
|
|
|
return -EINVAL;
|
|
|
|
#endif
|
|
|
|
|
2014-06-02 11:44:42 +00:00
|
|
|
case OMAP_ECC_BCH16_CODE_HW:
|
|
|
|
#ifdef CONFIG_NAND_OMAP_ELM
|
|
|
|
debug("nand: using OMAP_ECC_BCH16_CODE_HW\n");
|
|
|
|
/* check ecc-scheme requirements before updating ecc info */
|
|
|
|
if ((26 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
|
|
|
|
printf("nand: error: insufficient OOB: require=%d\n", (
|
|
|
|
(26 * eccsteps) + BADBLOCK_MARKER_LENGTH));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
/* intialize ELM for ECC error detection */
|
|
|
|
elm_init();
|
|
|
|
/* populate ecc specific fields */
|
|
|
|
nand->ecc.mode = NAND_ECC_HW;
|
|
|
|
nand->ecc.size = SECTOR_BYTES;
|
|
|
|
nand->ecc.bytes = 26;
|
|
|
|
nand->ecc.strength = 16;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.hwctl = omap_enable_hwecc_bch;
|
2014-06-02 11:44:42 +00:00
|
|
|
nand->ecc.correct = omap_correct_data_bch;
|
2022-12-20 10:21:56 +00:00
|
|
|
nand->ecc.calculate = omap_calculate_ecc_bch;
|
2014-06-02 11:44:42 +00:00
|
|
|
nand->ecc.read_page = omap_read_page_bch;
|
|
|
|
/* define ecc-layout */
|
|
|
|
ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
|
|
|
|
for (i = 0; i < ecclayout->eccbytes; i++)
|
|
|
|
ecclayout->eccpos[i] = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
|
|
|
|
ecclayout->oobfree[0].length = oobsize - nand->ecc.bytes -
|
|
|
|
BADBLOCK_MARKER_LENGTH;
|
|
|
|
break;
|
|
|
|
#else
|
|
|
|
printf("nand: error: CONFIG_NAND_OMAP_ELM required for ECC\n");
|
|
|
|
return -EINVAL;
|
|
|
|
#endif
|
2013-11-18 13:33:00 +00:00
|
|
|
default:
|
|
|
|
debug("nand: error: ecc scheme not enabled or supported\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2013-12-16 17:19:01 +00:00
|
|
|
|
|
|
|
/* nand_scan_tail() sets ham1 sw ecc; hw ecc layout is set by driver */
|
|
|
|
if (ecc_scheme != OMAP_ECC_HAM1_CODE_SW)
|
|
|
|
nand->ecc.layout = ecclayout;
|
|
|
|
|
2014-04-11 07:25:33 +00:00
|
|
|
info->ecc_scheme = ecc_scheme;
|
2013-11-18 13:33:00 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-04-05 04:55:21 +00:00
|
|
|
|
2011-09-14 19:30:16 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2008-12-14 08:47:16 +00:00
|
|
|
/*
|
2013-04-04 23:52:50 +00:00
|
|
|
* omap_nand_switch_ecc - switch the ECC operation between different engines
|
|
|
|
* (h/w and s/w) and different algorithms (hamming and BCHx)
|
2008-12-14 08:47:16 +00:00
|
|
|
*
|
2013-04-04 23:52:50 +00:00
|
|
|
* @hardware - true if one of the HW engines should be used
|
|
|
|
* @eccstrength - the number of bits that could be corrected
|
|
|
|
* (1 - hamming, 4 - BCH4, 8 - BCH8, 16 - BCH16)
|
2008-12-14 08:47:16 +00:00
|
|
|
*/
|
2013-11-18 13:33:00 +00:00
|
|
|
int __maybe_unused omap_nand_switch_ecc(uint32_t hardware, uint32_t eccstrength)
|
2008-12-14 08:47:16 +00:00
|
|
|
{
|
|
|
|
struct nand_chip *nand;
|
2017-06-27 00:12:51 +00:00
|
|
|
struct mtd_info *mtd = get_nand_dev_by_index(nand_curr_device);
|
2013-11-18 13:33:00 +00:00
|
|
|
int err = 0;
|
2008-12-14 08:47:16 +00:00
|
|
|
|
2017-06-27 00:12:51 +00:00
|
|
|
if (!mtd) {
|
2013-11-18 13:33:00 +00:00
|
|
|
printf("nand: error: no NAND devices found\n");
|
|
|
|
return -ENODEV;
|
2008-12-14 08:47:16 +00:00
|
|
|
}
|
|
|
|
|
2016-05-30 18:57:56 +00:00
|
|
|
nand = mtd_to_nand(mtd);
|
2008-12-14 08:47:16 +00:00
|
|
|
nand->options |= NAND_OWN_BUFFERS;
|
2014-01-15 16:58:54 +00:00
|
|
|
nand->options &= ~NAND_SUBPAGE_READ;
|
2008-12-14 08:47:16 +00:00
|
|
|
/* Setup the ecc configurations again */
|
2013-04-04 23:52:50 +00:00
|
|
|
if (hardware) {
|
|
|
|
if (eccstrength == 1) {
|
2013-11-18 13:33:00 +00:00
|
|
|
err = omap_select_ecc_scheme(nand,
|
|
|
|
OMAP_ECC_HAM1_CODE_HW,
|
|
|
|
mtd->writesize, mtd->oobsize);
|
|
|
|
} else if (eccstrength == 8) {
|
|
|
|
err = omap_select_ecc_scheme(nand,
|
|
|
|
OMAP_ECC_BCH8_CODE_HW,
|
|
|
|
mtd->writesize, mtd->oobsize);
|
2016-06-07 06:55:42 +00:00
|
|
|
} else if (eccstrength == 16) {
|
|
|
|
err = omap_select_ecc_scheme(nand,
|
|
|
|
OMAP_ECC_BCH16_CODE_HW,
|
|
|
|
mtd->writesize, mtd->oobsize);
|
2013-11-18 13:33:00 +00:00
|
|
|
} else {
|
|
|
|
printf("nand: error: unsupported ECC scheme\n");
|
|
|
|
return -EINVAL;
|
2013-04-04 23:52:50 +00:00
|
|
|
}
|
2008-12-14 08:47:16 +00:00
|
|
|
} else {
|
2015-02-18 19:25:11 +00:00
|
|
|
if (eccstrength == 1) {
|
|
|
|
err = omap_select_ecc_scheme(nand,
|
|
|
|
OMAP_ECC_HAM1_CODE_SW,
|
|
|
|
mtd->writesize, mtd->oobsize);
|
|
|
|
} else if (eccstrength == 8) {
|
|
|
|
err = omap_select_ecc_scheme(nand,
|
|
|
|
OMAP_ECC_BCH8_CODE_HW_DETECTION_SW,
|
2013-11-18 13:33:00 +00:00
|
|
|
mtd->writesize, mtd->oobsize);
|
2015-02-18 19:25:11 +00:00
|
|
|
} else {
|
|
|
|
printf("nand: error: unsupported ECC scheme\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2008-12-14 08:47:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Update NAND handling after ECC mode switch */
|
2013-11-18 13:33:00 +00:00
|
|
|
if (!err)
|
|
|
|
err = nand_scan_tail(mtd);
|
|
|
|
return err;
|
2008-12-14 08:47:16 +00:00
|
|
|
}
|
2011-09-14 19:30:16 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|
2008-12-14 08:47:16 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Board-specific NAND initialization. The following members of the
|
|
|
|
* argument are board-specific:
|
|
|
|
* - IO_ADDR_R: address to read the 8 I/O lines of the flash device
|
|
|
|
* - IO_ADDR_W: address to write the 8 I/O lines of the flash device
|
|
|
|
* - cmd_ctrl: hardwarespecific function for accesing control-lines
|
|
|
|
* - waitfunc: hardwarespecific function for accesing device ready/busy line
|
|
|
|
* - ecc.hwctl: function to enable (reset) hardware ecc generator
|
|
|
|
* - ecc.mode: mode of ecc, see defines
|
|
|
|
* - chip_delay: chip dependent delay for transfering data from array to
|
|
|
|
* read regs (tR)
|
|
|
|
* - options: various chip options. They can partly be set to inform
|
|
|
|
* nand_scan about special functionality. See the defines for further
|
|
|
|
* explanation
|
|
|
|
*/
|
2022-12-20 10:21:59 +00:00
|
|
|
int gpmc_nand_init(struct nand_chip *nand)
|
2008-12-14 08:47:16 +00:00
|
|
|
{
|
|
|
|
int32_t gpmc_config = 0;
|
2014-09-02 14:23:58 +00:00
|
|
|
int cs = cs_next++;
|
2013-11-18 13:33:00 +00:00
|
|
|
int err = 0;
|
2022-10-11 11:50:02 +00:00
|
|
|
struct omap_nand_info *info;
|
|
|
|
|
2008-12-14 08:47:16 +00:00
|
|
|
/*
|
|
|
|
* xloader/Uboot's gpmc configuration would have configured GPMC for
|
|
|
|
* nand type of memory. The following logic scans and latches on to the
|
|
|
|
* first CS with NAND type memory.
|
|
|
|
* TBD: need to make this logic generic to handle multiple CS NAND
|
|
|
|
* devices.
|
|
|
|
*/
|
|
|
|
while (cs < GPMC_MAX_CS) {
|
|
|
|
/* Check if NAND type is set */
|
2009-08-08 07:30:22 +00:00
|
|
|
if ((readl(&gpmc_cfg->cs[cs].config1) & 0xC00) == 0x800) {
|
2008-12-14 08:47:16 +00:00
|
|
|
/* Found it!! */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cs++;
|
|
|
|
}
|
|
|
|
if (cs >= GPMC_MAX_CS) {
|
2013-11-18 13:33:00 +00:00
|
|
|
printf("nand: error: Unable to find NAND settings in "
|
2008-12-14 08:47:16 +00:00
|
|
|
"GPMC Configuration - quitting\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2009-08-08 07:30:22 +00:00
|
|
|
gpmc_config = readl(&gpmc_cfg->config);
|
2008-12-14 08:47:16 +00:00
|
|
|
/* Disable Write protect */
|
|
|
|
gpmc_config |= 0x10;
|
2009-08-08 07:30:22 +00:00
|
|
|
writel(gpmc_config, &gpmc_cfg->config);
|
2008-12-14 08:47:16 +00:00
|
|
|
|
2009-08-08 07:30:22 +00:00
|
|
|
nand->IO_ADDR_R = (void __iomem *)&gpmc_cfg->cs[cs].nand_dat;
|
|
|
|
nand->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_cmd;
|
2022-10-11 11:50:02 +00:00
|
|
|
|
|
|
|
info = &omap_nand_info[cs];
|
|
|
|
info->control = NULL;
|
|
|
|
info->cs = cs;
|
|
|
|
info->ws = wscfg[cs];
|
2022-12-19 14:29:55 +00:00
|
|
|
info->fifo = (void __iomem *)CFG_SYS_NAND_BASE;
|
2016-05-30 18:57:56 +00:00
|
|
|
nand_set_controller_data(nand, &omap_nand_info[cs]);
|
2013-11-18 13:33:00 +00:00
|
|
|
nand->cmd_ctrl = omap_nand_hwcontrol;
|
|
|
|
nand->options |= NAND_NO_PADDING | NAND_CACHEPRG;
|
2008-12-14 08:47:16 +00:00
|
|
|
nand->chip_delay = 100;
|
2022-10-11 11:50:06 +00:00
|
|
|
nand->ecc.layout = kzalloc(sizeof(*nand->ecc.layout), GFP_KERNEL);
|
|
|
|
if (!nand->ecc.layout)
|
|
|
|
return -ENOMEM;
|
2013-11-18 13:33:00 +00:00
|
|
|
|
2014-05-05 19:16:19 +00:00
|
|
|
/* configure driver and controller based on NAND device bus-width */
|
|
|
|
gpmc_config = readl(&gpmc_cfg->cs[cs].config1);
|
|
|
|
#if defined(CONFIG_SYS_NAND_BUSWIDTH_16BIT)
|
|
|
|
nand->options |= NAND_BUSWIDTH_16;
|
|
|
|
writel(gpmc_config | (0x1 << 12), &gpmc_cfg->cs[cs].config1);
|
|
|
|
#else
|
|
|
|
nand->options &= ~NAND_BUSWIDTH_16;
|
|
|
|
writel(gpmc_config & ~(0x1 << 12), &gpmc_cfg->cs[cs].config1);
|
|
|
|
#endif
|
2013-11-18 13:33:00 +00:00
|
|
|
/* select ECC scheme */
|
2013-11-18 13:33:01 +00:00
|
|
|
#if defined(CONFIG_NAND_OMAP_ECCSCHEME)
|
|
|
|
err = omap_select_ecc_scheme(nand, CONFIG_NAND_OMAP_ECCSCHEME,
|
2013-11-18 13:33:00 +00:00
|
|
|
CONFIG_SYS_NAND_PAGE_SIZE, CONFIG_SYS_NAND_OOBSIZE);
|
2013-11-18 13:33:01 +00:00
|
|
|
#else
|
|
|
|
/* pagesize and oobsize are not required to configure sw ecc-scheme */
|
2013-11-18 13:33:00 +00:00
|
|
|
err = omap_select_ecc_scheme(nand, OMAP_ECC_HAM1_CODE_SW,
|
|
|
|
0, 0);
|
2012-11-06 13:06:33 +00:00
|
|
|
#endif
|
2013-11-18 13:33:00 +00:00
|
|
|
if (err)
|
|
|
|
return err;
|
2011-09-14 19:30:16 +00:00
|
|
|
|
2015-02-13 14:47:10 +00:00
|
|
|
#ifdef CONFIG_NAND_OMAP_GPMC_PREFETCH
|
2015-05-30 08:11:24 +00:00
|
|
|
nand->read_buf = omap_nand_read_prefetch;
|
2015-02-13 14:47:10 +00:00
|
|
|
#else
|
2022-10-11 11:50:02 +00:00
|
|
|
nand->read_buf = omap_nand_read_buf;
|
2011-09-14 19:30:16 +00:00
|
|
|
#endif
|
2014-11-13 02:43:39 +00:00
|
|
|
|
|
|
|
nand->dev_ready = omap_dev_ready;
|
|
|
|
|
2008-12-14 08:47:16 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2022-12-20 10:21:59 +00:00
|
|
|
|
|
|
|
/* First NAND chip for SPL use only */
|
|
|
|
static __maybe_unused struct nand_chip *nand_chip;
|
|
|
|
|
|
|
|
#if CONFIG_IS_ENABLED(SYS_NAND_SELF_INIT)
|
|
|
|
|
|
|
|
static int gpmc_nand_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct nand_chip *nand = dev_get_priv(dev);
|
|
|
|
struct mtd_info *mtd = nand_to_mtd(nand);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
gpmc_nand_init(nand);
|
|
|
|
|
|
|
|
ret = nand_scan(mtd, CONFIG_SYS_NAND_MAX_CHIPS);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = nand_register(0, mtd);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (!nand_chip)
|
|
|
|
nand_chip = nand;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct udevice_id gpmc_nand_ids[] = {
|
|
|
|
{ .compatible = "ti,am64-nand" },
|
|
|
|
{ .compatible = "ti,omap2-nand" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(gpmc_nand) = {
|
|
|
|
.name = "gpmc-nand",
|
|
|
|
.id = UCLASS_MTD,
|
|
|
|
.of_match = gpmc_nand_ids,
|
|
|
|
.probe = gpmc_nand_probe,
|
|
|
|
.priv_auto = sizeof(struct nand_chip),
|
|
|
|
};
|
|
|
|
|
|
|
|
void board_nand_init(void)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
2022-12-20 10:22:03 +00:00
|
|
|
#ifdef CONFIG_NAND_OMAP_ELM
|
|
|
|
ret = uclass_get_device_by_driver(UCLASS_MTD,
|
|
|
|
DM_DRIVER_GET(gpmc_elm), &dev);
|
|
|
|
if (ret && ret != -ENODEV) {
|
|
|
|
pr_err("%s: Failed to get ELM device: %d\n", __func__, ret);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2022-12-20 10:21:59 +00:00
|
|
|
ret = uclass_get_device_by_driver(UCLASS_MTD,
|
|
|
|
DM_DRIVER_GET(gpmc_nand), &dev);
|
|
|
|
if (ret && ret != -ENODEV)
|
|
|
|
pr_err("%s: Failed to get GPMC device: %d\n", __func__, ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
int board_nand_init(struct nand_chip *nand)
|
|
|
|
{
|
|
|
|
return gpmc_nand_init(nand);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_SYS_NAND_SELF_INIT */
|
2022-12-20 10:22:00 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_SPL_NAND_INIT)
|
|
|
|
|
|
|
|
/* nand_init() is provided by nand.c */
|
|
|
|
|
|
|
|
/* Unselect after operation */
|
|
|
|
void nand_deselect(void)
|
|
|
|
{
|
|
|
|
struct mtd_info *mtd = nand_to_mtd(nand_chip);
|
|
|
|
|
|
|
|
if (nand_chip->select_chip)
|
|
|
|
nand_chip->select_chip(mtd, -1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int nand_is_bad_block(int block)
|
|
|
|
{
|
|
|
|
struct mtd_info *mtd = nand_to_mtd(nand_chip);
|
|
|
|
|
|
|
|
loff_t ofs = block * CONFIG_SYS_NAND_BLOCK_SIZE;
|
|
|
|
|
|
|
|
return nand_chip->block_bad(mtd, ofs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int nand_read_page(int block, int page, uchar *dst)
|
|
|
|
{
|
|
|
|
int page_addr = block * CONFIG_SYS_NAND_PAGE_COUNT + page;
|
|
|
|
loff_t ofs = page_addr * CONFIG_SYS_NAND_PAGE_SIZE;
|
|
|
|
int ret;
|
|
|
|
size_t len = CONFIG_SYS_NAND_PAGE_SIZE;
|
|
|
|
struct mtd_info *mtd = nand_to_mtd(nand_chip);
|
|
|
|
|
|
|
|
ret = nand_read(mtd, ofs, &len, dst);
|
|
|
|
if (ret)
|
|
|
|
printf("nand_read failed %d\n", ret);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
#include "nand_spl_loaders.c"
|
|
|
|
#endif /* CONFIG_SPL_NAND_INIT */
|