2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-07-21 21:18:03 +00:00
|
|
|
/*
|
2017-10-09 18:52:33 +00:00
|
|
|
* Renesas RCar Gen3 CPG MSSR driver
|
2017-07-21 21:18:03 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
*
|
|
|
|
* Based on the following driver from Linux kernel:
|
|
|
|
* r8a7796 Clock Pulse Generator / Module Standby and Software Reset
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Glider bvba
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <clk-uclass.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <errno.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
#include <wait_bit.h>
|
|
|
|
#include <asm/io.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2017-07-21 21:18:03 +00:00
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
#include <dt-bindings/clock/renesas-cpg-mssr.h>
|
|
|
|
|
|
|
|
#include "renesas-cpg-mssr.h"
|
2018-01-15 15:44:39 +00:00
|
|
|
#include "rcar-gen3-cpg.h"
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
#define CPG_RST_MODEMR 0x0060
|
|
|
|
|
|
|
|
#define CPG_PLL0CR 0x00d8
|
|
|
|
#define CPG_PLL2CR 0x002c
|
|
|
|
#define CPG_PLL4CR 0x01f4
|
|
|
|
|
2017-09-15 19:10:29 +00:00
|
|
|
#define CPG_RPC_PREDIV_MASK 0x3
|
|
|
|
#define CPG_RPC_PREDIV_OFFSET 3
|
|
|
|
#define CPG_RPC_POSTDIV_MASK 0x7
|
|
|
|
#define CPG_RPC_POSTDIV_OFFSET 0
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
/*
|
|
|
|
* SDn Clock
|
|
|
|
*/
|
|
|
|
#define CPG_SD_STP_HCK BIT(9)
|
|
|
|
#define CPG_SD_STP_CK BIT(8)
|
|
|
|
|
|
|
|
#define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
|
|
|
|
#define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
|
|
|
|
|
|
|
|
#define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
|
|
|
|
{ \
|
|
|
|
.val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
|
|
|
|
((stp_ck) ? CPG_SD_STP_CK : 0) | \
|
|
|
|
((sd_srcfc) << 2) | \
|
|
|
|
((sd_fc) << 0), \
|
|
|
|
.div = (sd_div), \
|
|
|
|
}
|
|
|
|
|
|
|
|
struct sd_div_table {
|
|
|
|
u32 val;
|
|
|
|
unsigned int div;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SDn divider
|
|
|
|
* sd_srcfc sd_fc div
|
|
|
|
* stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
|
|
|
|
*-------------------------------------------------------------------
|
|
|
|
* 0 0 0 (1) 1 (4) 4
|
|
|
|
* 0 0 1 (2) 1 (4) 8
|
|
|
|
* 1 0 2 (4) 1 (4) 16
|
|
|
|
* 1 0 3 (8) 1 (4) 32
|
|
|
|
* 1 0 4 (16) 1 (4) 64
|
|
|
|
* 0 0 0 (1) 0 (2) 2
|
|
|
|
* 0 0 1 (2) 0 (2) 4
|
|
|
|
* 1 0 2 (4) 0 (2) 8
|
|
|
|
* 1 0 3 (8) 0 (2) 16
|
|
|
|
* 1 0 4 (16) 0 (2) 32
|
|
|
|
*/
|
|
|
|
static const struct sd_div_table cpg_sd_div_table[] = {
|
|
|
|
/* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
|
|
|
|
CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
|
|
|
|
CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
|
|
|
|
};
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
|
|
|
|
struct cpg_mssr_info *info, struct clk *parent)
|
|
|
|
{
|
|
|
|
const struct cpg_core_clk *core;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!renesas_clk_is_mod(clk)) {
|
|
|
|
ret = renesas_clk_get_core(clk, info, &core);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-03-04 20:38:10 +00:00
|
|
|
if (core->type == CLK_TYPE_GEN3_MDSEL) {
|
2018-05-31 17:47:42 +00:00
|
|
|
parent->dev = clk->dev;
|
|
|
|
parent->id = core->parent >> (priv->sscg ? 16 : 0);
|
|
|
|
parent->id &= 0xffff;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return renesas_clk_get_parent(clk, info, parent);
|
|
|
|
}
|
|
|
|
|
2018-10-30 16:54:20 +00:00
|
|
|
static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
|
2017-09-15 19:10:08 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
2018-01-15 15:44:39 +00:00
|
|
|
struct cpg_mssr_info *info = priv->info;
|
2017-09-15 19:10:08 +00:00
|
|
|
const struct cpg_core_clk *core;
|
|
|
|
struct clk parent;
|
|
|
|
int ret;
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
ret = gen3_clk_get_parent(priv, clk, info, &parent);
|
2017-09-15 19:10:08 +00:00
|
|
|
if (ret) {
|
|
|
|
printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
if (renesas_clk_is_mod(&parent))
|
2017-09-15 19:10:08 +00:00
|
|
|
return 0;
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
ret = renesas_clk_get_core(&parent, info, &core);
|
2017-09-15 19:10:08 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (core->type != CLK_TYPE_GEN3_SD)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
debug("%s[%i] SDIF offset=%x\n", __func__, __LINE__, core->offset);
|
|
|
|
|
2018-10-30 16:54:20 +00:00
|
|
|
writel((rate == 400000000) ? 0x4 : 0x1, priv->base + core->offset);
|
2017-09-15 19:10:08 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
static int gen3_clk_enable(struct clk *clk)
|
2017-07-21 21:18:03 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
return renesas_clk_endisable(clk, priv->base, true);
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int gen3_clk_disable(struct clk *clk)
|
|
|
|
{
|
2018-01-15 15:44:39 +00:00
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
|
|
|
|
|
|
|
return renesas_clk_endisable(clk, priv->base, false);
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
static u64 gen3_clk_get_rate64(struct clk *clk)
|
2017-07-21 21:18:03 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
|
2018-01-08 15:05:28 +00:00
|
|
|
struct cpg_mssr_info *info = priv->info;
|
2017-07-21 21:18:03 +00:00
|
|
|
struct clk parent;
|
|
|
|
const struct cpg_core_clk *core;
|
|
|
|
const struct rcar_gen3_cpg_pll_config *pll_config =
|
|
|
|
priv->cpg_pll_config;
|
2018-05-31 17:47:42 +00:00
|
|
|
u32 value, mult, div, prediv, postdiv;
|
2018-05-31 17:06:02 +00:00
|
|
|
u64 rate = 0;
|
2017-07-21 21:18:03 +00:00
|
|
|
int i, ret;
|
|
|
|
|
|
|
|
debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
ret = gen3_clk_get_parent(priv, clk, info, &parent);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (ret) {
|
|
|
|
printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
if (renesas_clk_is_mod(clk)) {
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent);
|
|
|
|
debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, parent.id, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
ret = renesas_clk_get_core(clk, info, &core);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
switch (core->type) {
|
|
|
|
case CLK_TYPE_IN:
|
2018-01-08 15:05:28 +00:00
|
|
|
if (core->id == info->clk_extal_id) {
|
2017-07-21 21:18:03 +00:00
|
|
|
rate = clk_get_rate(&priv->clk_extal);
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] EXTAL clk: rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
2018-01-08 15:05:28 +00:00
|
|
|
if (core->id == info->clk_extalr_id) {
|
2017-07-21 21:18:03 +00:00
|
|
|
rate = clk_get_rate(&priv->clk_extalr);
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] EXTALR clk: rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, rate);
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_MAIN:
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) / pll_config->extal_div;
|
|
|
|
debug("%s[%i] MAIN clk: parent=%i extal_div=%i => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__,
|
|
|
|
core->parent, pll_config->extal_div, rate);
|
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL0:
|
|
|
|
value = readl(priv->base + CPG_PLL0CR);
|
|
|
|
mult = (((value >> 24) & 0x7f) + 1) * 2;
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) * mult;
|
|
|
|
debug("%s[%i] PLL0 clk: parent=%i mult=%u => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, core->parent, mult, rate);
|
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL1:
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) * pll_config->pll1_mult;
|
2018-05-31 17:25:41 +00:00
|
|
|
rate /= pll_config->pll1_div;
|
|
|
|
debug("%s[%i] PLL1 clk: parent=%i mul=%i div=%i => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__,
|
2018-05-31 17:25:41 +00:00
|
|
|
core->parent, pll_config->pll1_mult,
|
|
|
|
pll_config->pll1_div, rate);
|
2017-07-21 21:18:03 +00:00
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL2:
|
|
|
|
value = readl(priv->base + CPG_PLL2CR);
|
|
|
|
mult = (((value >> 24) & 0x7f) + 1) * 2;
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) * mult;
|
|
|
|
debug("%s[%i] PLL2 clk: parent=%i mult=%u => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, core->parent, mult, rate);
|
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL3:
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) * pll_config->pll3_mult;
|
2018-05-31 17:25:41 +00:00
|
|
|
rate /= pll_config->pll3_div;
|
|
|
|
debug("%s[%i] PLL3 clk: parent=%i mul=%i div=%i => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__,
|
2018-05-31 17:25:41 +00:00
|
|
|
core->parent, pll_config->pll3_mult,
|
|
|
|
pll_config->pll3_div, rate);
|
2017-07-21 21:18:03 +00:00
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_PLL4:
|
|
|
|
value = readl(priv->base + CPG_PLL4CR);
|
|
|
|
mult = (((value >> 24) & 0x7f) + 1) * 2;
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) * mult;
|
|
|
|
debug("%s[%i] PLL4 clk: parent=%i mult=%u => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__, core->parent, mult, rate);
|
|
|
|
return rate;
|
|
|
|
|
|
|
|
case CLK_TYPE_FF:
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = (gen3_clk_get_rate64(&parent) * core->mult) / core->div;
|
|
|
|
debug("%s[%i] FIXED clk: parent=%i mul=%i div=%i => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__,
|
|
|
|
core->parent, core->mult, core->div, rate);
|
|
|
|
return rate;
|
|
|
|
|
2019-03-04 20:38:10 +00:00
|
|
|
case CLK_TYPE_GEN3_MDSEL:
|
2018-05-31 17:47:42 +00:00
|
|
|
div = (core->div >> (priv->sscg ? 16 : 0)) & 0xffff;
|
|
|
|
rate = gen3_clk_get_rate64(&parent) / div;
|
|
|
|
debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
|
|
|
|
__func__, __LINE__,
|
|
|
|
(core->parent >> (priv->sscg ? 16 : 0)) & 0xffff,
|
|
|
|
div, rate);
|
|
|
|
return rate;
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
case CLK_TYPE_GEN3_SD: /* FIXME */
|
|
|
|
value = readl(priv->base + core->offset);
|
|
|
|
value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
|
|
|
|
if (cpg_sd_div_table[i].val != value)
|
|
|
|
continue;
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent) /
|
2017-07-21 21:18:03 +00:00
|
|
|
cpg_sd_div_table[i].div;
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] SD clk: parent=%i div=%i => rate=%llu\n",
|
2017-07-21 21:18:03 +00:00
|
|
|
__func__, __LINE__,
|
|
|
|
core->parent, cpg_sd_div_table[i].div, rate);
|
|
|
|
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
2017-09-15 19:10:29 +00:00
|
|
|
|
|
|
|
case CLK_TYPE_GEN3_RPC:
|
2018-05-31 17:06:02 +00:00
|
|
|
rate = gen3_clk_get_rate64(&parent);
|
2017-09-15 19:10:29 +00:00
|
|
|
|
|
|
|
value = readl(priv->base + core->offset);
|
|
|
|
|
|
|
|
prediv = (value >> CPG_RPC_PREDIV_OFFSET) &
|
|
|
|
CPG_RPC_PREDIV_MASK;
|
|
|
|
if (prediv == 2)
|
|
|
|
rate /= 5;
|
|
|
|
else if (prediv == 3)
|
|
|
|
rate /= 6;
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
postdiv = (value >> CPG_RPC_POSTDIV_OFFSET) &
|
|
|
|
CPG_RPC_POSTDIV_MASK;
|
|
|
|
rate /= postdiv + 1;
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
debug("%s[%i] RPC clk: parent=%i prediv=%i postdiv=%i => rate=%llu\n",
|
2017-09-15 19:10:29 +00:00
|
|
|
__func__, __LINE__,
|
|
|
|
core->parent, prediv, postdiv, rate);
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
printf("%s[%i] unknown fail\n", __func__, __LINE__);
|
|
|
|
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
2018-05-31 17:06:02 +00:00
|
|
|
static ulong gen3_clk_get_rate(struct clk *clk)
|
|
|
|
{
|
|
|
|
return gen3_clk_get_rate64(clk);
|
|
|
|
}
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
|
|
|
|
{
|
2018-01-11 15:28:31 +00:00
|
|
|
/* Force correct SD-IF divider configuration if applicable */
|
2018-10-30 16:54:20 +00:00
|
|
|
gen3_clk_setup_sdif_div(clk, rate);
|
2018-05-31 17:06:02 +00:00
|
|
|
return gen3_clk_get_rate64(clk);
|
2017-07-21 21:18:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
|
|
|
|
{
|
|
|
|
if (args->args_count != 2) {
|
|
|
|
debug("Invaild args_count: %d\n", args->args_count);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
clk->id = (args->args[0] << 16) | args->args[1];
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
const struct clk_ops gen3_clk_ops = {
|
2017-07-21 21:18:03 +00:00
|
|
|
.enable = gen3_clk_enable,
|
|
|
|
.disable = gen3_clk_disable,
|
|
|
|
.get_rate = gen3_clk_get_rate,
|
|
|
|
.set_rate = gen3_clk_set_rate,
|
|
|
|
.of_xlate = gen3_clk_of_xlate,
|
|
|
|
};
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
int gen3_clk_probe(struct udevice *dev)
|
2017-07-21 21:18:03 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(dev);
|
2018-01-08 13:01:40 +00:00
|
|
|
struct cpg_mssr_info *info =
|
|
|
|
(struct cpg_mssr_info *)dev_get_driver_data(dev);
|
2017-07-21 21:18:03 +00:00
|
|
|
fdt_addr_t rst_base;
|
|
|
|
u32 cpg_mode;
|
|
|
|
int ret;
|
|
|
|
|
2020-07-17 05:36:46 +00:00
|
|
|
priv->base = dev_read_addr_ptr(dev);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (!priv->base)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
priv->info = info;
|
|
|
|
ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
|
|
|
|
if (rst_base == FDT_ADDR_T_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
cpg_mode = readl(rst_base + CPG_RST_MODEMR);
|
|
|
|
|
2018-01-16 18:23:17 +00:00
|
|
|
priv->cpg_pll_config =
|
|
|
|
(struct rcar_gen3_cpg_pll_config *)info->get_pll_config(cpg_mode);
|
2017-07-21 21:18:03 +00:00
|
|
|
if (!priv->cpg_pll_config->extal_div)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2018-05-31 17:47:42 +00:00
|
|
|
priv->sscg = !(cpg_mode & BIT(12));
|
|
|
|
|
2017-07-21 21:18:03 +00:00
|
|
|
ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
if (info->extalr_node) {
|
|
|
|
ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
|
2017-10-08 19:09:15 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
}
|
2017-07-21 21:18:03 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-08 13:01:40 +00:00
|
|
|
int gen3_clk_remove(struct udevice *dev)
|
2017-11-25 21:08:55 +00:00
|
|
|
{
|
|
|
|
struct gen3_clk_priv *priv = dev_get_priv(dev);
|
|
|
|
|
2018-01-15 15:44:39 +00:00
|
|
|
return renesas_clk_remove(priv->base, priv->info);
|
2017-11-25 21:08:55 +00:00
|
|
|
}
|