2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2017-06-01 10:00:10 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2016 Rockchip Electronics Co., Ltd
|
|
|
|
*/
|
|
|
|
#ifndef _ASM_ARCH_GRF_RV1108_H
|
|
|
|
#define _ASM_ARCH_GRF_RV1108_H
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
|
|
|
|
struct rv1108_grf {
|
|
|
|
u32 reserved[4];
|
|
|
|
u32 gpio1a_iomux;
|
|
|
|
u32 gpio1b_iomux;
|
|
|
|
u32 gpio1c_iomux;
|
|
|
|
u32 gpio1d_iomux;
|
|
|
|
u32 gpio2a_iomux;
|
|
|
|
u32 gpio2b_iomux;
|
|
|
|
u32 gpio2c_iomux;
|
|
|
|
u32 gpio2d_iomux;
|
|
|
|
u32 gpio3a_iomux;
|
|
|
|
u32 gpio3b_iomux;
|
|
|
|
u32 gpio3c_iomux;
|
|
|
|
u32 gpio3d_iomux;
|
|
|
|
u32 reserved1[52];
|
|
|
|
u32 gpio1a_pull;
|
|
|
|
u32 gpio1b_pull;
|
|
|
|
u32 gpio1c_pull;
|
|
|
|
u32 gpio1d_pull;
|
|
|
|
u32 gpio2a_pull;
|
|
|
|
u32 gpio2b_pull;
|
|
|
|
u32 gpio2c_pull;
|
|
|
|
u32 gpio2d_pull;
|
|
|
|
u32 gpio3a_pull;
|
|
|
|
u32 gpio3b_pull;
|
|
|
|
u32 gpio3c_pull;
|
|
|
|
u32 gpio3d_pull;
|
|
|
|
u32 reserved2[52];
|
|
|
|
u32 gpio1a_drv;
|
|
|
|
u32 gpio1b_drv;
|
|
|
|
u32 gpio1c_drv;
|
|
|
|
u32 gpio1d_drv;
|
|
|
|
u32 gpio2a_drv;
|
|
|
|
u32 gpio2b_drv;
|
|
|
|
u32 gpio2c_drv;
|
|
|
|
u32 gpio2d_drv;
|
|
|
|
u32 gpio3a_drv;
|
|
|
|
u32 gpio3b_drv;
|
|
|
|
u32 gpio3c_drv;
|
|
|
|
u32 gpio3d_drv;
|
|
|
|
u32 reserved3[50];
|
|
|
|
u32 gpio1l_sr;
|
|
|
|
u32 gpio1h_sr;
|
|
|
|
u32 gpio2l_sr;
|
|
|
|
u32 gpio2h_sr;
|
|
|
|
u32 gpio3l_sr;
|
|
|
|
u32 gpio3h_sr;
|
|
|
|
u32 reserved4[26];
|
|
|
|
u32 gpio1l_smt;
|
|
|
|
u32 gpio1h_smt;
|
|
|
|
u32 gpio2l_smt;
|
|
|
|
u32 gpio2h_smt;
|
|
|
|
u32 gpio3l_smt;
|
|
|
|
u32 gpio3h_smt;
|
|
|
|
u32 reserved5[24];
|
|
|
|
u32 soc_con0;
|
|
|
|
u32 soc_con1;
|
|
|
|
u32 soc_con2;
|
|
|
|
u32 soc_con3;
|
|
|
|
u32 soc_con4;
|
|
|
|
u32 soc_con5;
|
|
|
|
u32 soc_con6;
|
|
|
|
u32 soc_con7;
|
|
|
|
u32 soc_con8;
|
|
|
|
u32 soc_con9;
|
|
|
|
u32 soc_con10;
|
|
|
|
u32 soc_con11;
|
|
|
|
u32 reserved6[20];
|
|
|
|
u32 soc_status0;
|
|
|
|
u32 soc_status1;
|
|
|
|
u32 reserved7[30];
|
|
|
|
u32 cpu_con0;
|
|
|
|
u32 cpu_con1;
|
|
|
|
u32 reserved8[30];
|
|
|
|
u32 os_reg0;
|
|
|
|
u32 os_reg1;
|
|
|
|
u32 os_reg2;
|
|
|
|
u32 os_reg3;
|
|
|
|
u32 reserved9[29];
|
|
|
|
u32 ddr_status;
|
|
|
|
u32 reserved10[30];
|
|
|
|
u32 sig_det_con;
|
|
|
|
u32 reserved11[3];
|
|
|
|
u32 sig_det_status;
|
|
|
|
u32 reserved12[3];
|
|
|
|
u32 sig_det_clr;
|
|
|
|
u32 reserved13[23];
|
|
|
|
u32 host_con0;
|
|
|
|
u32 host_con1;
|
|
|
|
u32 reserved14[2];
|
|
|
|
u32 dma_con0;
|
|
|
|
u32 dma_con1;
|
2018-01-13 05:53:56 +00:00
|
|
|
u32 reserved15[59];
|
2017-06-01 10:00:10 +00:00
|
|
|
u32 uoc_status;
|
2018-01-13 05:53:56 +00:00
|
|
|
u32 reserved16[2];
|
2017-06-01 10:00:10 +00:00
|
|
|
u32 host_status;
|
2018-01-13 05:53:56 +00:00
|
|
|
u32 reserved17[59];
|
2017-06-01 10:00:10 +00:00
|
|
|
u32 gmac_con0;
|
2018-01-13 05:53:56 +00:00
|
|
|
u32 reserved18[191];
|
2017-06-01 10:00:10 +00:00
|
|
|
u32 chip_id;
|
|
|
|
};
|
2018-01-13 05:53:56 +00:00
|
|
|
|
|
|
|
check_member(rv1108_grf, chip_id, 0x0c00);
|
2017-06-01 10:00:10 +00:00
|
|
|
#endif
|