2014-07-03 07:28:18 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2013
|
|
|
|
* Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <i2c.h>
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
#include <dm.h>
|
|
|
|
#include <fpgamap.h>
|
|
|
|
#include "../misc/gdsys_soc.h"
|
|
|
|
#else
|
2014-07-03 07:28:18 +00:00
|
|
|
#include <gdsys_fpga.h>
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2018-01-15 10:08:10 +00:00
|
|
|
#include <asm/unaligned.h>
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
struct ihs_i2c_priv {
|
|
|
|
uint speed;
|
|
|
|
phys_addr_t addr;
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
REG_INTERRUPT_STATUS = 0x00,
|
|
|
|
REG_INTERRUPT_ENABLE_CONTROL = 0x02,
|
|
|
|
REG_WRITE_MAILBOX_EXT = 0x04,
|
|
|
|
REG_WRITE_MAILBOX = 0x06,
|
|
|
|
REG_READ_MAILBOX_EXT = 0x08,
|
|
|
|
REG_READ_MAILBOX = 0x0A,
|
|
|
|
};
|
|
|
|
|
|
|
|
#else /* !CONFIG_DM_I2C */
|
2014-07-03 07:28:18 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2015-10-28 10:46:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
2018-01-15 10:08:11 +00:00
|
|
|
|
2015-10-28 10:46:22 +00:00
|
|
|
#define I2C_SET_REG(fld, val) \
|
2015-10-28 10:46:23 +00:00
|
|
|
do { \
|
|
|
|
if (I2C_ADAP_HWNR & 0x10) \
|
|
|
|
FPGA_SET_REG(I2C_ADAP_HWNR & 0xf, i2c1.fld, val); \
|
|
|
|
else \
|
|
|
|
FPGA_SET_REG(I2C_ADAP_HWNR, i2c0.fld, val); \
|
|
|
|
} while (0)
|
2015-10-28 10:46:22 +00:00
|
|
|
#else
|
|
|
|
#define I2C_SET_REG(fld, val) \
|
2015-10-28 10:46:23 +00:00
|
|
|
FPGA_SET_REG(I2C_ADAP_HWNR, i2c0.fld, val)
|
2015-10-28 10:46:22 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
|
|
|
#define I2C_GET_REG(fld, val) \
|
2015-10-28 10:46:23 +00:00
|
|
|
do { \
|
|
|
|
if (I2C_ADAP_HWNR & 0x10) \
|
|
|
|
FPGA_GET_REG(I2C_ADAP_HWNR & 0xf, i2c1.fld, val); \
|
|
|
|
else \
|
|
|
|
FPGA_GET_REG(I2C_ADAP_HWNR, i2c0.fld, val); \
|
|
|
|
} while (0)
|
2015-10-28 10:46:22 +00:00
|
|
|
#else
|
|
|
|
#define I2C_GET_REG(fld, val) \
|
2015-10-28 10:46:23 +00:00
|
|
|
FPGA_GET_REG(I2C_ADAP_HWNR, i2c0.fld, val)
|
2015-10-28 10:46:22 +00:00
|
|
|
#endif
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif /* CONFIG_DM_I2C */
|
2015-10-28 10:46:22 +00:00
|
|
|
|
2014-07-03 07:28:18 +00:00
|
|
|
enum {
|
2018-01-15 10:08:10 +00:00
|
|
|
I2CINT_ERROR_EV = BIT(13),
|
|
|
|
I2CINT_TRANSMIT_EV = BIT(14),
|
|
|
|
I2CINT_RECEIVE_EV = BIT(15),
|
2014-07-03 07:28:18 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
2018-01-15 10:08:10 +00:00
|
|
|
I2CMB_READ = 0 << 10,
|
2014-07-03 07:28:18 +00:00
|
|
|
I2CMB_WRITE = 1 << 10,
|
2018-01-15 10:08:10 +00:00
|
|
|
I2CMB_1BYTE = 0 << 11,
|
2014-07-03 07:28:18 +00:00
|
|
|
I2CMB_2BYTE = 1 << 11,
|
2018-01-15 10:08:10 +00:00
|
|
|
I2CMB_DONT_HOLD_BUS = 0 << 13,
|
2014-07-03 07:28:18 +00:00
|
|
|
I2CMB_HOLD_BUS = 1 << 13,
|
|
|
|
I2CMB_NATIVE = 2 << 14,
|
|
|
|
};
|
|
|
|
|
2018-01-15 10:08:10 +00:00
|
|
|
enum {
|
|
|
|
I2COP_WRITE = 0,
|
|
|
|
I2COP_READ = 1,
|
|
|
|
};
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
static int wait_for_int(struct udevice *dev, int read)
|
|
|
|
#else
|
2014-07-03 07:28:18 +00:00
|
|
|
static int wait_for_int(bool read)
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
{
|
|
|
|
u16 val;
|
2018-01-15 10:08:10 +00:00
|
|
|
uint ctr = 0;
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
struct ihs_i2c_priv *priv = dev_get_priv(dev);
|
|
|
|
struct udevice *fpga;
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
gdsys_soc_get_fpga(dev, &fpga);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_read16(fpga, priv->addr + REG_INTERRUPT_STATUS, &val);
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_GET_REG(interrupt_status, &val);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2018-01-15 10:08:10 +00:00
|
|
|
/* Wait until error or receive/transmit interrupt was raised */
|
2014-07-03 07:28:18 +00:00
|
|
|
while (!(val & (I2CINT_ERROR_EV
|
|
|
|
| (read ? I2CINT_RECEIVE_EV : I2CINT_TRANSMIT_EV)))) {
|
|
|
|
udelay(10);
|
2018-01-15 10:08:10 +00:00
|
|
|
if (ctr++ > 5000)
|
2014-07-03 07:28:18 +00:00
|
|
|
return 1;
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_read16(fpga, priv->addr + REG_INTERRUPT_STATUS, &val);
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_GET_REG(interrupt_status, &val);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return (val & I2CINT_ERROR_EV) ? 1 : 0;
|
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
static int ihs_i2c_transfer(struct udevice *dev, uchar chip,
|
|
|
|
uchar *buffer, int len, int read, bool is_last)
|
|
|
|
#else
|
2014-07-03 07:28:18 +00:00
|
|
|
static int ihs_i2c_transfer(uchar chip, uchar *buffer, int len, bool read,
|
|
|
|
bool is_last)
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
{
|
|
|
|
u16 val;
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
struct ihs_i2c_priv *priv = dev_get_priv(dev);
|
|
|
|
struct udevice *fpga;
|
|
|
|
|
|
|
|
gdsys_soc_get_fpga(dev, &fpga);
|
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:10 +00:00
|
|
|
/* Clear interrupt status */
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_write16(fpga, priv->addr + REG_INTERRUPT_STATUS,
|
|
|
|
I2CINT_ERROR_EV | I2CINT_RECEIVE_EV | I2CINT_TRANSMIT_EV);
|
|
|
|
fpgamap_read16(fpga, priv->addr + REG_INTERRUPT_STATUS, &val);
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_SET_REG(interrupt_status, I2CINT_ERROR_EV
|
2014-07-03 07:28:18 +00:00
|
|
|
| I2CINT_RECEIVE_EV | I2CINT_TRANSMIT_EV);
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_GET_REG(interrupt_status, &val);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:10 +00:00
|
|
|
/* If we want to write and have data, write the bytes to the mailbox */
|
2014-07-03 07:28:18 +00:00
|
|
|
if (!read && len) {
|
|
|
|
val = buffer[0];
|
|
|
|
|
|
|
|
if (len > 1)
|
|
|
|
val |= buffer[1] << 8;
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_write16(fpga, priv->addr + REG_WRITE_MAILBOX_EXT, val);
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_SET_REG(write_mailbox_ext, val);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_write16(fpga, priv->addr + REG_WRITE_MAILBOX,
|
|
|
|
I2CMB_NATIVE
|
|
|
|
| (read ? I2CMB_READ : I2CMB_WRITE)
|
|
|
|
| (chip << 1)
|
|
|
|
| ((len > 1) ? I2CMB_2BYTE : I2CMB_1BYTE)
|
|
|
|
| (!is_last ? I2CMB_HOLD_BUS : I2CMB_DONT_HOLD_BUS));
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_SET_REG(write_mailbox,
|
|
|
|
I2CMB_NATIVE
|
|
|
|
| (read ? 0 : I2CMB_WRITE)
|
|
|
|
| (chip << 1)
|
|
|
|
| ((len > 1) ? I2CMB_2BYTE : 0)
|
|
|
|
| (is_last ? 0 : I2CMB_HOLD_BUS));
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
if (wait_for_int(dev, read))
|
|
|
|
#else
|
2014-07-03 07:28:18 +00:00
|
|
|
if (wait_for_int(read))
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
return 1;
|
|
|
|
|
2018-01-15 10:08:10 +00:00
|
|
|
/* If we want to read, get the bytes from the mailbox */
|
2014-07-03 07:28:18 +00:00
|
|
|
if (read) {
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
fpgamap_read16(fpga, priv->addr + REG_READ_MAILBOX_EXT, &val);
|
|
|
|
#else
|
2015-10-28 10:46:22 +00:00
|
|
|
I2C_GET_REG(read_mailbox_ext, &val);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
buffer[0] = val & 0xff;
|
|
|
|
if (len > 1)
|
|
|
|
buffer[1] = val >> 8;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
2018-01-15 10:08:12 +00:00
|
|
|
static int ihs_i2c_send_buffer(struct udevice *dev, uchar chip, u8 *data, int len, bool hold_bus, int read)
|
2018-01-15 10:08:11 +00:00
|
|
|
#else
|
2018-01-15 10:08:12 +00:00
|
|
|
static int ihs_i2c_send_buffer(uchar chip, u8 *data, int len, bool hold_bus,
|
|
|
|
int read)
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
{
|
2018-01-15 10:08:12 +00:00
|
|
|
while (len) {
|
|
|
|
int transfer = min(len, 2);
|
|
|
|
bool is_last = len <= transfer;
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
2018-01-15 10:08:12 +00:00
|
|
|
if (ihs_i2c_transfer(dev, chip, data, transfer, read,
|
2018-01-15 10:08:11 +00:00
|
|
|
hold_bus ? false : is_last))
|
|
|
|
return 1;
|
|
|
|
#else
|
2018-01-15 10:08:12 +00:00
|
|
|
if (ihs_i2c_transfer(chip, data, transfer, read,
|
2014-07-03 07:28:18 +00:00
|
|
|
hold_bus ? false : is_last))
|
|
|
|
return 1;
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:12 +00:00
|
|
|
data += transfer;
|
|
|
|
len -= transfer;
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:12 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
static int ihs_i2c_address(struct udevice *dev, uchar chip, u8 *addr, int alen,
|
|
|
|
bool hold_bus)
|
|
|
|
#else
|
|
|
|
static int ihs_i2c_address(uchar chip, u8 *addr, int alen, bool hold_bus)
|
|
|
|
#endif
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
return ihs_i2c_send_buffer(dev, chip, addr, alen, hold_bus, I2COP_WRITE);
|
|
|
|
#else
|
|
|
|
return ihs_i2c_send_buffer(chip, addr, alen, hold_bus, I2COP_WRITE);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
static int ihs_i2c_access(struct udevice *dev, uchar chip, u8 *addr,
|
|
|
|
int alen, uchar *buffer, int len, int read)
|
|
|
|
#else
|
2018-01-15 10:08:10 +00:00
|
|
|
static int ihs_i2c_access(struct i2c_adapter *adap, uchar chip, u8 *addr,
|
|
|
|
int alen, uchar *buffer, int len, int read)
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
{
|
2018-01-15 10:08:10 +00:00
|
|
|
/* Don't hold the bus if length of data to send/receive is zero */
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
if (len <= 0 || ihs_i2c_address(dev, chip, addr, alen, len))
|
|
|
|
return 1;
|
|
|
|
#else
|
2018-01-15 10:08:10 +00:00
|
|
|
if (len <= 0 || ihs_i2c_address(chip, addr, alen, len))
|
2014-07-03 07:28:18 +00:00
|
|
|
return 1;
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
2018-01-15 10:08:12 +00:00
|
|
|
return ihs_i2c_send_buffer(dev, chip, buffer, len, false, read);
|
2018-01-15 10:08:11 +00:00
|
|
|
#else
|
2018-01-15 10:08:12 +00:00
|
|
|
return ihs_i2c_send_buffer(chip, buffer, len, false, read);
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
2018-01-15 10:08:11 +00:00
|
|
|
#ifdef CONFIG_DM_I2C
|
|
|
|
|
|
|
|
int ihs_i2c_probe(struct udevice *bus)
|
|
|
|
{
|
|
|
|
struct ihs_i2c_priv *priv = dev_get_priv(bus);
|
|
|
|
int addr;
|
|
|
|
|
|
|
|
addr = dev_read_u32_default(bus, "reg", -1);
|
|
|
|
|
|
|
|
priv->addr = addr;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_set_bus_speed(struct udevice *bus, uint speed)
|
|
|
|
{
|
|
|
|
struct ihs_i2c_priv *priv = dev_get_priv(bus);
|
|
|
|
|
|
|
|
if (speed != priv->speed && priv->speed != 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
priv->speed = speed;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
|
|
|
|
{
|
|
|
|
struct i2c_msg *dmsg, *omsg, dummy;
|
|
|
|
|
|
|
|
memset(&dummy, 0, sizeof(struct i2c_msg));
|
|
|
|
|
|
|
|
/* We expect either two messages (one with an offset and one with the
|
|
|
|
* actucal data) or one message (just data)
|
|
|
|
*/
|
|
|
|
if (nmsgs > 2 || nmsgs == 0) {
|
|
|
|
debug("%s: Only one or two messages are supported.", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
omsg = nmsgs == 1 ? &dummy : msg;
|
|
|
|
dmsg = nmsgs == 1 ? msg : msg + 1;
|
|
|
|
|
|
|
|
if (dmsg->flags & I2C_M_RD)
|
|
|
|
return ihs_i2c_access(bus, dmsg->addr, omsg->buf,
|
|
|
|
omsg->len, dmsg->buf, dmsg->len,
|
|
|
|
I2COP_READ);
|
|
|
|
else
|
|
|
|
return ihs_i2c_access(bus, dmsg->addr, omsg->buf,
|
|
|
|
omsg->len, dmsg->buf, dmsg->len,
|
|
|
|
I2COP_WRITE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_probe_chip(struct udevice *bus, u32 chip_addr,
|
|
|
|
u32 chip_flags)
|
|
|
|
{
|
|
|
|
uchar buffer[2];
|
|
|
|
|
|
|
|
if (ihs_i2c_transfer(bus, chip_addr, buffer, 0, I2COP_READ, true))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dm_i2c_ops ihs_i2c_ops = {
|
|
|
|
.xfer = ihs_i2c_xfer,
|
|
|
|
.probe_chip = ihs_i2c_probe_chip,
|
|
|
|
.set_bus_speed = ihs_i2c_set_bus_speed,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id ihs_i2c_ids[] = {
|
|
|
|
{ .compatible = "gdsys,ihs_i2cmaster", },
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(i2c_ihs) = {
|
|
|
|
.name = "i2c_ihs",
|
|
|
|
.id = UCLASS_I2C,
|
|
|
|
.of_match = ihs_i2c_ids,
|
|
|
|
.probe = ihs_i2c_probe,
|
|
|
|
.priv_auto_alloc_size = sizeof(struct ihs_i2c_priv),
|
|
|
|
.ops = &ihs_i2c_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
#else /* CONFIG_DM_I2C */
|
|
|
|
|
2014-07-03 07:28:18 +00:00
|
|
|
static void ihs_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_SYS_I2C_INIT_BOARD
|
|
|
|
/*
|
|
|
|
* Call board specific i2c bus reset routine before accessing the
|
|
|
|
* environment, which might be in a chip on that bus. For details
|
|
|
|
* about this problem see doc/I2C_Edge_Conditions.
|
|
|
|
*/
|
|
|
|
i2c_init_board();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_probe(struct i2c_adapter *adap, uchar chip)
|
|
|
|
{
|
|
|
|
uchar buffer[2];
|
|
|
|
|
2018-01-15 10:08:10 +00:00
|
|
|
if (ihs_i2c_transfer(chip, buffer, 0, I2COP_READ, true))
|
2014-07-03 07:28:18 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_read(struct i2c_adapter *adap, uchar chip, uint addr,
|
|
|
|
int alen, uchar *buffer, int len)
|
|
|
|
{
|
2018-01-15 10:08:10 +00:00
|
|
|
u8 addr_bytes[4];
|
|
|
|
|
|
|
|
put_unaligned_le32(addr, addr_bytes);
|
|
|
|
|
|
|
|
return ihs_i2c_access(adap, chip, addr_bytes, alen, buffer, len,
|
|
|
|
I2COP_READ);
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int ihs_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
|
|
|
|
int alen, uchar *buffer, int len)
|
|
|
|
{
|
2018-01-15 10:08:10 +00:00
|
|
|
u8 addr_bytes[4];
|
|
|
|
|
|
|
|
put_unaligned_le32(addr, addr_bytes);
|
|
|
|
|
|
|
|
return ihs_i2c_access(adap, chip, addr_bytes, alen, buffer, len,
|
|
|
|
I2COP_WRITE);
|
2014-07-03 07:28:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int ihs_i2c_set_bus_speed(struct i2c_adapter *adap,
|
2015-10-28 10:46:22 +00:00
|
|
|
unsigned int speed)
|
2014-07-03 07:28:18 +00:00
|
|
|
{
|
|
|
|
if (speed != adap->speed)
|
|
|
|
return 1;
|
|
|
|
return speed;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Register IHS i2c adapters
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_CH0
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs0, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_0,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_0, 0)
|
2015-10-28 10:46:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs0_1, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_0_1,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_0_1, 16)
|
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_CH1
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs1, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_1,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_1, 1)
|
2015-10-28 10:46:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs1_1, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_1_1,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_1_1, 17)
|
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_CH2
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs2, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_2,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_2, 2)
|
2015-10-28 10:46:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs2_1, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_2_1,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_2_1, 18)
|
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_CH3
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs3, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_3,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_3, 3)
|
2015-10-28 10:46:22 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_IHS_DUAL
|
|
|
|
U_BOOT_I2C_ADAP_COMPLETE(ihs3_1, ihs_i2c_init, ihs_i2c_probe,
|
|
|
|
ihs_i2c_read, ihs_i2c_write,
|
|
|
|
ihs_i2c_set_bus_speed,
|
|
|
|
CONFIG_SYS_I2C_IHS_SPEED_3_1,
|
|
|
|
CONFIG_SYS_I2C_IHS_SLAVE_3_1, 19)
|
|
|
|
#endif
|
2014-07-03 07:28:18 +00:00
|
|
|
#endif
|
2018-01-15 10:08:11 +00:00
|
|
|
#endif /* CONFIG_DM_I2C */
|