2014-11-15 01:18:32 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Google, Inc
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
2015-03-05 19:25:33 +00:00
|
|
|
#include <dm.h>
|
2014-11-15 01:18:32 +00:00
|
|
|
#include <errno.h>
|
|
|
|
#include <fdtdec.h>
|
|
|
|
#include <malloc.h>
|
2016-01-19 03:19:21 +00:00
|
|
|
#include <pch.h>
|
2014-11-15 01:18:32 +00:00
|
|
|
#include <asm/lapic.h>
|
|
|
|
#include <asm/pci.h>
|
|
|
|
#include <asm/arch/bd82x6x.h>
|
|
|
|
#include <asm/arch/model_206ax.h>
|
|
|
|
#include <asm/arch/pch.h>
|
|
|
|
#include <asm/arch/sandybridge.h>
|
|
|
|
|
2016-01-19 03:19:21 +00:00
|
|
|
#define BIOS_CTRL 0xdc
|
|
|
|
|
2014-11-15 01:18:32 +00:00
|
|
|
void bd82x6x_pci_init(pci_dev_t dev)
|
|
|
|
{
|
|
|
|
u16 reg16;
|
|
|
|
u8 reg8;
|
|
|
|
|
|
|
|
debug("bd82x6x PCI init.\n");
|
|
|
|
/* Enable Bus Master */
|
2015-03-05 19:25:15 +00:00
|
|
|
reg16 = x86_pci_read_config16(dev, PCI_COMMAND);
|
2014-11-15 01:18:32 +00:00
|
|
|
reg16 |= PCI_COMMAND_MASTER;
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config16(dev, PCI_COMMAND, reg16);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
/* This device has no interrupt */
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config8(dev, INTR, 0xff);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
/* disable parity error response and SERR */
|
2015-03-05 19:25:15 +00:00
|
|
|
reg16 = x86_pci_read_config16(dev, BCTRL);
|
2014-11-15 01:18:32 +00:00
|
|
|
reg16 &= ~(1 << 0);
|
|
|
|
reg16 &= ~(1 << 1);
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config16(dev, BCTRL, reg16);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
/* Master Latency Count must be set to 0x04! */
|
2015-03-05 19:25:15 +00:00
|
|
|
reg8 = x86_pci_read_config8(dev, SMLT);
|
2014-11-15 01:18:32 +00:00
|
|
|
reg8 &= 0x07;
|
|
|
|
reg8 |= (0x04 << 3);
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config8(dev, SMLT, reg8);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
/* Will this improve throughput of bus masters? */
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config8(dev, PCI_MIN_GNT, 0x06);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
/* Clear errors in status registers */
|
2015-03-05 19:25:15 +00:00
|
|
|
reg16 = x86_pci_read_config16(dev, PSTS);
|
2014-11-15 01:18:32 +00:00
|
|
|
/* reg16 |= 0xf900; */
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config16(dev, PSTS, reg16);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
reg16 = x86_pci_read_config16(dev, SECSTS);
|
2014-11-15 01:18:32 +00:00
|
|
|
/* reg16 |= 0xf900; */
|
2015-03-05 19:25:15 +00:00
|
|
|
x86_pci_write_config16(dev, SECSTS, reg16);
|
2014-11-15 01:18:32 +00:00
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:33 +00:00
|
|
|
static int bd82x6x_probe(struct udevice *dev)
|
2014-11-15 01:18:32 +00:00
|
|
|
{
|
2014-11-15 01:18:38 +00:00
|
|
|
const void *blob = gd->fdt_blob;
|
2014-11-15 01:18:35 +00:00
|
|
|
struct pci_controller *hose;
|
2014-11-25 04:18:16 +00:00
|
|
|
struct x86_cpu_priv *cpu;
|
2014-11-15 03:56:36 +00:00
|
|
|
int sata_node, gma_node;
|
|
|
|
int ret;
|
2014-11-15 01:18:35 +00:00
|
|
|
|
|
|
|
hose = pci_bus_to_hose(0);
|
|
|
|
lpc_enable(PCH_LPC_DEV);
|
|
|
|
lpc_init(hose, PCH_LPC_DEV);
|
2014-11-15 01:18:38 +00:00
|
|
|
sata_node = fdtdec_next_compatible(blob, 0,
|
|
|
|
COMPAT_INTEL_PANTHERPOINT_AHCI);
|
|
|
|
if (sata_node < 0) {
|
|
|
|
debug("%s: Cannot find SATA node\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
bd82x6x_sata_init(PCH_SATA_DEV, blob, sata_node);
|
2014-11-15 01:18:40 +00:00
|
|
|
bd82x6x_usb_ehci_init(PCH_EHCI1_DEV);
|
|
|
|
bd82x6x_usb_ehci_init(PCH_EHCI2_DEV);
|
2014-11-15 01:18:35 +00:00
|
|
|
|
2014-11-25 04:18:16 +00:00
|
|
|
cpu = calloc(1, sizeof(*cpu));
|
|
|
|
if (!cpu)
|
|
|
|
return -ENOMEM;
|
|
|
|
model_206ax_init(cpu);
|
|
|
|
|
2014-11-15 03:56:36 +00:00
|
|
|
gma_node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_GMA);
|
|
|
|
if (gma_node < 0) {
|
|
|
|
debug("%s: Cannot find GMA node\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2015-11-29 20:17:55 +00:00
|
|
|
ret = dm_pci_bus_find_bdf(PCH_VIDEO_DEV, &dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
ret = gma_func0_init(dev, blob, gma_node);
|
2014-11-15 03:56:36 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2014-11-15 01:18:32 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-01-19 03:19:21 +00:00
|
|
|
/* TODO(sjg@chromium.org): Move this to the PCH init() method */
|
2014-11-15 01:18:32 +00:00
|
|
|
int bd82x6x_init(void)
|
|
|
|
{
|
2014-11-15 01:18:38 +00:00
|
|
|
const void *blob = gd->fdt_blob;
|
|
|
|
int sata_node;
|
|
|
|
|
|
|
|
sata_node = fdtdec_next_compatible(blob, 0,
|
|
|
|
COMPAT_INTEL_PANTHERPOINT_AHCI);
|
|
|
|
if (sata_node < 0) {
|
|
|
|
debug("%s: Cannot find SATA node\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-11-15 01:18:32 +00:00
|
|
|
bd82x6x_pci_init(PCH_DEV);
|
2014-11-15 01:18:38 +00:00
|
|
|
bd82x6x_sata_enable(PCH_SATA_DEV, blob, sata_node);
|
2014-11-25 04:18:18 +00:00
|
|
|
northbridge_enable(PCH_DEV);
|
|
|
|
northbridge_init(PCH_DEV);
|
2014-11-15 01:18:32 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-03-05 19:25:33 +00:00
|
|
|
|
2016-01-19 03:19:21 +00:00
|
|
|
static int bd82x6x_pch_get_sbase(struct udevice *dev, ulong *sbasep)
|
|
|
|
{
|
|
|
|
u32 rcba;
|
|
|
|
|
|
|
|
dm_pci_read_config32(dev, PCH_RCBA, &rcba);
|
|
|
|
/* Bits 31-14 are the base address, 13-1 are reserved, 0 is enable */
|
|
|
|
rcba = rcba & 0xffffc000;
|
|
|
|
*sbasep = rcba + 0x3800;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static enum pch_version bd82x6x_pch_get_version(struct udevice *dev)
|
|
|
|
{
|
|
|
|
return PCHV_9;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bd82x6x_set_spi_protect(struct udevice *dev, bool protect)
|
|
|
|
{
|
|
|
|
uint8_t bios_cntl;
|
|
|
|
|
|
|
|
/* Adjust the BIOS write protect and SMM BIOS Write Protect Disable */
|
|
|
|
dm_pci_read_config8(dev, BIOS_CTRL, &bios_cntl);
|
|
|
|
if (protect) {
|
|
|
|
bios_cntl &= ~BIOS_CTRL_BIOSWE;
|
|
|
|
bios_cntl |= BIT(5);
|
|
|
|
} else {
|
|
|
|
bios_cntl |= BIOS_CTRL_BIOSWE;
|
|
|
|
bios_cntl &= ~BIT(5);
|
|
|
|
}
|
|
|
|
dm_pci_write_config8(dev, BIOS_CTRL, bios_cntl);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pch_ops bd82x6x_pch_ops = {
|
|
|
|
.get_sbase = bd82x6x_pch_get_sbase,
|
|
|
|
.get_version = bd82x6x_pch_get_version,
|
|
|
|
.set_spi_protect = bd82x6x_set_spi_protect,
|
|
|
|
};
|
|
|
|
|
2015-03-05 19:25:33 +00:00
|
|
|
static const struct udevice_id bd82x6x_ids[] = {
|
|
|
|
{ .compatible = "intel,bd82x6x" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(bd82x6x_drv) = {
|
|
|
|
.name = "bd82x6x",
|
|
|
|
.id = UCLASS_PCH,
|
|
|
|
.of_match = bd82x6x_ids,
|
|
|
|
.probe = bd82x6x_probe,
|
2016-01-19 03:19:21 +00:00
|
|
|
.ops = &bd82x6x_pch_ops,
|
2015-03-05 19:25:33 +00:00
|
|
|
};
|