u-boot/arch/powerpc/cpu/74xx_7xx/kgdb.S

62 lines
1,016 B
ArmAsm
Raw Normal View History

2002-07-20 20:14:13 +00:00
/*
* Copyright (C) 2000 Murray Jensen <Murray.Jensen@cmst.csiro.au>
*
* SPDX-License-Identifier: GPL-2.0+
2002-07-20 20:14:13 +00:00
*/
#include <config.h>
#include <command.h>
#include <74xx_7xx.h>
#include <version.h>
#include <ppc_asm.tmpl>
#include <ppc_defs.h>
#include <asm/cache.h>
#include <asm/mmu.h>
#if defined(CONFIG_CMD_KGDB)
2002-07-20 20:14:13 +00:00
/*
* cache flushing routines for kgdb
*/
.globl kgdb_flush_cache_all
kgdb_flush_cache_all:
lis r3,0
addis r4,r0,0x0040
kgdb_flush_loop:
lwz r5,0(r3)
addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
cmp 0,0,r3,r4
bne kgdb_flush_loop
2002-07-20 20:14:13 +00:00
SYNC
mfspr r3,1008
ori r3,r3,0x8800
mtspr 1008,r3
sync
2002-07-20 20:14:13 +00:00
blr
.globl kgdb_flush_cache_range
kgdb_flush_cache_range:
li r5,CONFIG_SYS_CACHELINE_SIZE-1
2002-07-20 20:14:13 +00:00
andc r3,r3,r5
subf r4,r3,r4
add r4,r4,r5
srwi. r4,r4,CONFIG_SYS_CACHELINE_SHIFT
2002-07-20 20:14:13 +00:00
beqlr
mtctr r4
mr r6,r3
1: dcbst 0,r3
addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
2002-07-20 20:14:13 +00:00
bdnz 1b
sync /* wait for dcbst's to get to ram */
mtctr r4
2: icbi 0,r6
addi r6,r6,CONFIG_SYS_CACHELINE_SIZE
2002-07-20 20:14:13 +00:00
bdnz 2b
SYNC
blr
#endif