2016-09-26 12:26:47 +00:00
|
|
|
#include "bcm283x.dtsi"
|
|
|
|
|
|
|
|
/ {
|
2017-10-04 12:39:16 +00:00
|
|
|
compatible = "brcm,bcm2837";
|
2016-09-26 12:26:47 +00:00
|
|
|
|
|
|
|
soc {
|
|
|
|
ranges = <0x7e000000 0x3f000000 0x1000000>,
|
|
|
|
<0x40000000 0x40000000 0x00001000>;
|
|
|
|
dma-ranges = <0xc0000000 0x00000000 0x3f000000>;
|
|
|
|
|
2019-04-28 04:46:57 +00:00
|
|
|
local_intc: local_intc@40000000 {
|
2016-09-26 12:26:47 +00:00
|
|
|
compatible = "brcm,bcm2836-l1-intc";
|
|
|
|
reg = <0x40000000 0x100>;
|
|
|
|
interrupt-controller;
|
2019-04-28 04:46:57 +00:00
|
|
|
#interrupt-cells = <2>;
|
2016-09-26 12:26:47 +00:00
|
|
|
interrupt-parent = <&local_intc>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2019-04-28 04:46:57 +00:00
|
|
|
arm-pmu {
|
|
|
|
compatible = "arm,cortex-a53-pmu";
|
|
|
|
interrupt-parent = <&local_intc>;
|
|
|
|
interrupts = <9 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
2016-09-26 12:26:47 +00:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupt-parent = <&local_intc>;
|
2019-04-28 04:46:57 +00:00
|
|
|
interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, // PHYS_SECURE_PPI
|
|
|
|
<1 IRQ_TYPE_LEVEL_HIGH>, // PHYS_NONSECURE_PPI
|
|
|
|
<3 IRQ_TYPE_LEVEL_HIGH>, // VIRT_PPI
|
|
|
|
<2 IRQ_TYPE_LEVEL_HIGH>; // HYP_PPI
|
2016-09-26 12:26:47 +00:00
|
|
|
always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpus: cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2017-10-04 12:39:16 +00:00
|
|
|
enable-method = "brcm,bcm2836-smp"; // for ARM 32-bit
|
2016-09-26 12:26:47 +00:00
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <0>;
|
|
|
|
enable-method = "spin-table";
|
|
|
|
cpu-release-addr = <0x0 0x000000d8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <1>;
|
|
|
|
enable-method = "spin-table";
|
|
|
|
cpu-release-addr = <0x0 0x000000e0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu2: cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <2>;
|
|
|
|
enable-method = "spin-table";
|
|
|
|
cpu-release-addr = <0x0 0x000000e8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu3: cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a53";
|
|
|
|
reg = <3>;
|
|
|
|
enable-method = "spin-table";
|
|
|
|
cpu-release-addr = <0x0 0x000000f0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Make the BCM2835-style global interrupt controller be a child of the
|
|
|
|
* CPU-local interrupt controller.
|
|
|
|
*/
|
|
|
|
&intc {
|
|
|
|
compatible = "brcm,bcm2836-armctrl-ic";
|
|
|
|
reg = <0x7e00b200 0x200>;
|
|
|
|
interrupt-parent = <&local_intc>;
|
2019-04-28 04:46:57 +00:00
|
|
|
interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
|
2016-09-26 12:26:47 +00:00
|
|
|
};
|
2017-10-04 12:39:16 +00:00
|
|
|
|
|
|
|
&cpu_thermal {
|
|
|
|
coefficients = <(-538) 412000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* enable thermal sensor with the correct compatible property set */
|
|
|
|
&thermal {
|
|
|
|
compatible = "brcm,bcm2837-thermal";
|
|
|
|
status = "okay";
|
|
|
|
};
|