2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2017-12-26 05:55:54 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2017 Andes Technology Corporation
|
|
|
|
* Rick Chen, Andes Technology Corporation <rick@andestech.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2021-01-17 12:41:25 +00:00
|
|
|
#define RISCV_MMODE_TIMERBASE 0xe6000000
|
|
|
|
#define RISCV_MMODE_TIMER_FREQ 60000000
|
|
|
|
|
|
|
|
#define RISCV_SMODE_TIMER_FREQ 60000000
|
|
|
|
|
2017-12-26 05:55:54 +00:00
|
|
|
/*
|
|
|
|
* CPU and Board Configuration Options
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Physical Memory Map
|
|
|
|
*/
|
|
|
|
#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
|
|
|
|
#define PHYS_SDRAM_1 \
|
|
|
|
(PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
|
|
|
|
#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
|
|
|
|
#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
|
2022-11-16 18:10:37 +00:00
|
|
|
#define CFG_SYS_SDRAM_BASE PHYS_SDRAM_0
|
2017-12-26 05:55:54 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Serial console configuration
|
|
|
|
*/
|
2022-11-16 18:10:28 +00:00
|
|
|
#define CFG_SYS_NS16550_CLK 19660800
|
2017-12-26 05:55:54 +00:00
|
|
|
|
|
|
|
/* Init Stack Pointer */
|
|
|
|
|
2018-05-29 03:04:23 +00:00
|
|
|
/* support JEDEC */
|
|
|
|
#define PHYS_FLASH_1 0x88000000 /* BANK 0 */
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_FLASH_BASE PHYS_FLASH_1
|
|
|
|
#define CFG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
|
2018-05-29 03:04:23 +00:00
|
|
|
|
|
|
|
/* max number of memory banks */
|
|
|
|
/*
|
|
|
|
* There are 4 banks supported for this Controller,
|
|
|
|
* but we have only 1 bank connected to flash on board
|
|
|
|
*/
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_FLASH_BANKS_SIZES {0x4000000}
|
2018-05-29 03:04:23 +00:00
|
|
|
|
|
|
|
/* max number of sectors on one chip */
|
|
|
|
#define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
|
|
|
|
|
2017-12-26 05:55:54 +00:00
|
|
|
/* environments */
|
|
|
|
|
|
|
|
/* SPI FLASH */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 16 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Initial Memory map for Linux*/
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_BOOTMAPSZ (64 << 20)
|
2017-12-26 05:55:54 +00:00
|
|
|
/* Increase max gunzip size */
|
|
|
|
|
2021-11-04 01:53:26 +00:00
|
|
|
/* Support autoboot from RAM (kernel image is loaded via debug port) */
|
|
|
|
#define KERNEL_IMAGE_ADDR "0x2000000 "
|
|
|
|
#define BOOTENV_DEV_NAME_RAM(devtypeu, devtypel, instance) \
|
|
|
|
"ram "
|
|
|
|
#define BOOTENV_DEV_RAM(devtypeu, devtypel, instance) \
|
|
|
|
"bootcmd_ram=" \
|
|
|
|
"booti " \
|
|
|
|
KERNEL_IMAGE_ADDR \
|
|
|
|
"- $fdtcontroladdr\0"
|
|
|
|
|
2018-04-23 05:59:49 +00:00
|
|
|
/* When we use RAM as ENV */
|
|
|
|
|
|
|
|
/* Enable distro boot */
|
|
|
|
#define BOOT_TARGET_DEVICES(func) \
|
|
|
|
func(MMC, mmc, 0) \
|
2021-11-04 01:53:26 +00:00
|
|
|
func(DHCP, dhcp, na) \
|
|
|
|
func(RAM, ram, na)
|
2018-04-23 05:59:49 +00:00
|
|
|
#include <config_distro_bootcmd.h>
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"kernel_addr_r=0x00080000\0" \
|
|
|
|
"pxefile_addr_r=0x01f00000\0" \
|
|
|
|
"scriptaddr=0x01f00000\0" \
|
|
|
|
"fdt_addr_r=0x02000000\0" \
|
|
|
|
"ramdisk_addr_r=0x02800000\0" \
|
|
|
|
BOOTENV
|
|
|
|
|
2017-12-26 05:55:54 +00:00
|
|
|
#endif /* __CONFIG_H */
|