2010-09-19 03:32:33 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2008
|
|
|
|
* Texas Instruments, <www.ti.com>
|
|
|
|
* Sukumar Ghorai <s-ghorai@ti.com>
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation's version 2 of
|
|
|
|
* the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
|
|
|
#include <common.h>
|
2014-03-11 17:34:20 +00:00
|
|
|
#include <malloc.h>
|
2010-09-19 03:32:33 +00:00
|
|
|
#include <mmc.h>
|
|
|
|
#include <part.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <twl4030.h>
|
2011-09-08 06:34:57 +00:00
|
|
|
#include <twl6030.h>
|
2013-03-26 05:20:54 +00:00
|
|
|
#include <palmas.h>
|
2010-09-19 03:32:33 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/mmc_host_def.h>
|
2015-09-19 10:56:53 +00:00
|
|
|
#if !defined(CONFIG_SOC_KEYSTONE)
|
|
|
|
#include <asm/gpio.h>
|
2011-05-15 09:04:47 +00:00
|
|
|
#include <asm/arch/sys_proto.h>
|
2015-09-19 10:56:53 +00:00
|
|
|
#endif
|
2017-02-09 18:41:28 +00:00
|
|
|
#ifdef CONFIG_MMC_OMAP36XX_PINS
|
|
|
|
#include <asm/arch/mux.h>
|
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
#include <dm.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2014-02-26 17:28:45 +00:00
|
|
|
/* simplify defines to OMAP_HSMMC_USE_GPIO */
|
|
|
|
#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
|
|
|
|
(defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
|
|
|
|
#define OMAP_HSMMC_USE_GPIO
|
|
|
|
#else
|
|
|
|
#undef OMAP_HSMMC_USE_GPIO
|
|
|
|
#endif
|
|
|
|
|
2012-03-19 12:12:06 +00:00
|
|
|
/* common definitions for all OMAPs */
|
|
|
|
#define SYSCTL_SRC (1 << 25)
|
|
|
|
#define SYSCTL_SRD (1 << 26)
|
|
|
|
|
2017-04-17 13:09:37 +00:00
|
|
|
struct omap2_mmc_platform_config {
|
|
|
|
u32 reg_offset;
|
|
|
|
};
|
|
|
|
|
2012-12-03 02:19:43 +00:00
|
|
|
struct omap_hsmmc_data {
|
|
|
|
struct hsmmc *base_addr;
|
2017-03-22 15:00:33 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
2014-03-11 17:34:20 +00:00
|
|
|
struct mmc_config cfg;
|
2017-03-22 15:00:33 +00:00
|
|
|
#endif
|
2014-02-26 17:28:45 +00:00
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
2015-09-28 07:26:30 +00:00
|
|
|
#ifdef CONFIG_DM_MMC
|
|
|
|
struct gpio_desc cd_gpio; /* Change Detect GPIO */
|
|
|
|
struct gpio_desc wp_gpio; /* Write Protect GPIO */
|
|
|
|
bool cd_inverted;
|
|
|
|
#else
|
2012-12-03 02:19:44 +00:00
|
|
|
int cd_gpio;
|
2012-12-03 02:19:47 +00:00
|
|
|
int wp_gpio;
|
2014-02-26 17:28:45 +00:00
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
#endif
|
2012-12-03 02:19:43 +00:00
|
|
|
};
|
|
|
|
|
2010-11-19 16:18:12 +00:00
|
|
|
/* If we fail after 1 second wait, something is really bad */
|
|
|
|
#define MAX_RETRY_MS 1000
|
|
|
|
|
2011-11-15 14:49:53 +00:00
|
|
|
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
|
|
|
|
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
|
|
|
|
unsigned int siz);
|
2011-09-08 06:34:57 +00:00
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_DM_MMC
|
|
|
|
return dev_get_priv(mmc->dev);
|
|
|
|
#else
|
|
|
|
return (struct omap_hsmmc_data *)mmc->priv;
|
|
|
|
#endif
|
2017-03-22 15:00:33 +00:00
|
|
|
}
|
|
|
|
static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_DM_MMC
|
|
|
|
struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
|
|
|
|
return &plat->cfg;
|
|
|
|
#else
|
|
|
|
return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
|
|
|
|
#endif
|
2017-03-22 15:00:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
|
2012-12-03 02:19:44 +00:00
|
|
|
static int omap_mmc_setup_gpio_in(int gpio, const char *label)
|
|
|
|
{
|
2014-10-23 03:37:09 +00:00
|
|
|
int ret;
|
2012-12-03 02:19:44 +00:00
|
|
|
|
2014-10-23 03:37:09 +00:00
|
|
|
#ifndef CONFIG_DM_GPIO
|
|
|
|
if (!gpio_is_valid(gpio))
|
2012-12-03 02:19:44 +00:00
|
|
|
return -1;
|
2014-10-23 03:37:09 +00:00
|
|
|
#endif
|
|
|
|
ret = gpio_request(gpio, label);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-12-03 02:19:44 +00:00
|
|
|
|
2014-10-23 03:37:09 +00:00
|
|
|
ret = gpio_direction_input(gpio);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-12-03 02:19:44 +00:00
|
|
|
|
|
|
|
return gpio;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-07-12 19:24:08 +00:00
|
|
|
static unsigned char mmc_board_init(struct mmc *mmc)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
|
|
|
#if defined(CONFIG_OMAP34XX)
|
2017-03-22 15:00:33 +00:00
|
|
|
struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
|
2010-09-19 03:32:33 +00:00
|
|
|
t2_t *t2_base = (t2_t *)T2_BASE;
|
|
|
|
struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
|
2012-03-19 03:50:53 +00:00
|
|
|
u32 pbias_lite;
|
2017-02-06 17:31:43 +00:00
|
|
|
#ifdef CONFIG_MMC_OMAP36XX_PINS
|
|
|
|
u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
|
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2012-03-19 03:50:53 +00:00
|
|
|
pbias_lite = readl(&t2_base->pbias_lite);
|
|
|
|
pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
|
2015-01-16 08:09:50 +00:00
|
|
|
#ifdef CONFIG_TARGET_OMAP3_CAIRO
|
|
|
|
/* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
|
|
|
|
pbias_lite &= ~PBIASLITEVMODE0;
|
2017-02-06 17:31:43 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_MMC_OMAP36XX_PINS
|
|
|
|
if (get_cpu_family() == CPU_OMAP36XX) {
|
|
|
|
/* Disable extended drain IO before changing PBIAS */
|
|
|
|
wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
|
|
|
|
writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
|
|
|
|
}
|
2015-01-16 08:09:50 +00:00
|
|
|
#endif
|
2012-03-19 03:50:53 +00:00
|
|
|
writel(pbias_lite, &t2_base->pbias_lite);
|
2014-11-08 19:55:47 +00:00
|
|
|
|
2012-03-19 03:50:53 +00:00
|
|
|
writel(pbias_lite | PBIASLITEPWRDNZ1 |
|
2010-09-19 03:32:33 +00:00
|
|
|
PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
|
|
|
|
&t2_base->pbias_lite);
|
|
|
|
|
2017-02-06 17:31:43 +00:00
|
|
|
#ifdef CONFIG_MMC_OMAP36XX_PINS
|
|
|
|
if (get_cpu_family() == CPU_OMAP36XX)
|
|
|
|
/* Enable extended drain IO after changing PBIAS */
|
|
|
|
writel(wkup_ctrl |
|
|
|
|
OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
|
|
|
|
OMAP34XX_CTRL_WKUP_CTRL);
|
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
|
|
|
|
&t2_base->devconf0);
|
|
|
|
|
|
|
|
writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
|
|
|
|
&t2_base->devconf1);
|
|
|
|
|
2012-02-24 11:30:18 +00:00
|
|
|
/* Change from default of 52MHz to 26MHz if necessary */
|
2017-03-22 15:00:33 +00:00
|
|
|
if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
|
2012-02-24 11:30:18 +00:00
|
|
|
writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
|
|
|
|
&t2_base->ctl_prog_io1);
|
|
|
|
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&prcm_base->fclken1_core) |
|
|
|
|
EN_MMC1 | EN_MMC2 | EN_MMC3,
|
|
|
|
&prcm_base->fclken1_core);
|
|
|
|
|
|
|
|
writel(readl(&prcm_base->iclken1_core) |
|
|
|
|
EN_MMC1 | EN_MMC2 | EN_MMC3,
|
|
|
|
&prcm_base->iclken1_core);
|
|
|
|
#endif
|
|
|
|
|
2016-11-23 07:55:28 +00:00
|
|
|
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
|
2011-09-08 06:34:57 +00:00
|
|
|
/* PBIAS config needed for MMC1 only */
|
2017-03-22 15:00:32 +00:00
|
|
|
if (mmc_get_blk_desc(mmc)->devnum == 0)
|
2016-11-23 07:55:28 +00:00
|
|
|
vmmc_pbias_config(LDO_VOLT_3V0);
|
2012-03-12 02:25:49 +00:00
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-15 14:49:53 +00:00
|
|
|
void mmc_init_stream(struct hsmmc *mmc_base)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
|
|
|
writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
|
|
|
|
|
|
|
|
writel(MMC_CMD0, &mmc_base->cmd);
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while (!(readl(&mmc_base->stat) & CC_MASK)) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for cc!\n", __func__);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(CC_MASK, &mmc_base->stat)
|
|
|
|
;
|
|
|
|
writel(MMC_CMD0, &mmc_base->cmd)
|
|
|
|
;
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while (!(readl(&mmc_base->stat) & CC_MASK)) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for cc2!\n", __func__);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
|
|
|
|
}
|
|
|
|
|
2014-02-26 17:28:45 +00:00
|
|
|
static int omap_hsmmc_init_setup(struct mmc *mmc)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
|
2012-12-03 02:19:43 +00:00
|
|
|
struct hsmmc *mmc_base;
|
2010-09-19 03:32:33 +00:00
|
|
|
unsigned int reg_val;
|
|
|
|
unsigned int dsor;
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
mmc_base = priv->base_addr;
|
2011-09-08 06:34:57 +00:00
|
|
|
mmc_board_init(mmc);
|
2010-09-19 03:32:33 +00:00
|
|
|
|
|
|
|
writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
|
|
|
|
&mmc_base->sysconfig);
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for cc2!\n", __func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for softresetall!\n",
|
|
|
|
__func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
|
|
|
|
writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
|
|
|
|
&mmc_base->capa);
|
|
|
|
|
|
|
|
reg_val = readl(&mmc_base->con) & RESERVED_MASK;
|
|
|
|
|
|
|
|
writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
|
|
|
|
MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
|
|
|
|
HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
|
|
|
|
|
|
|
|
dsor = 240;
|
|
|
|
mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
|
|
|
|
(ICE_STOP | DTO_15THDTO | CEN_DISABLE));
|
|
|
|
mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
|
|
|
|
(dsor << CLKD_OFFSET) | ICE_OSCILLATE);
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for ics!\n", __func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
|
|
|
|
|
|
|
|
writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
|
|
|
|
|
|
|
|
writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
|
|
|
|
IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
|
|
|
|
&mmc_base->ie);
|
|
|
|
|
|
|
|
mmc_init_stream(mmc_base);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-19 12:12:06 +00:00
|
|
|
/*
|
|
|
|
* MMC controller internal finite state machine reset
|
|
|
|
*
|
|
|
|
* Used to reset command or data internal state machines, using respectively
|
|
|
|
* SRC or SRD bit of SYSCTL register
|
|
|
|
*/
|
|
|
|
static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
|
|
|
|
{
|
|
|
|
ulong start;
|
|
|
|
|
|
|
|
mmc_reg_out(&mmc_base->sysctl, bit, bit);
|
|
|
|
|
omap_hsmmc: omap4+/am335x: modify MMC controller internal fsm reset func
"mmc_send_cmd: timeout: No status update" error sometimes happens in
omap_hsmmc driver func mmc_send_cmd() when the MMC controller card
identification and selection sequence is executed for eMMC on OMAP4
boards.
It happens due to incorrect execution of CMD line reset procedure
for OMAP4. Because CMD(DAT) lines reset procedures are slightly
different for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
According to OMAP3 TRM:
Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until
it returns to 0x0.
According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
procedure steps must be as follows:
1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
2. Poll the SRC(SRD) bit until it is set to 0x1.
3. Wait until the SRC(SRD) bit returns to 0x0
(reset procedure is completed).
Unfortunately, at present omap_hsmmc driver has support only for
OMAP3. And as result step #2 is missing for OMAP4(AM335x,OMAP5,DRA7xx).
This sometimes leads to the fact that the waiting loop which is
required in step #3 does not executed, because SRC bit does not set
yet (at the moment of checking a condition of a loop execution).
And as a result this can cause to timeout error when sending a
next command.
In the particular case (working with eMMC witch do not respond to
some SD specific command) due to incorrect reset sequence after
command SD_CMD_SEND_IF_COND which finished with CTO flag within
64 clock cycles, the next command MMC_CMD_APP_CMD leads to a
timeout error within 1s.
So, extend CMD(DATA) lines reset procedure in func
mmc_reset_controller_fsm() by adding the missing step #2 for
OMAP4+/AM335x boards.
Signed-off-by: Oleksandr Tyshchenko <oleksandr.tyshchenko@ti.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2013-08-06 10:44:16 +00:00
|
|
|
/*
|
|
|
|
* CMD(DAT) lines reset procedures are slightly different
|
|
|
|
* for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
|
|
|
|
* According to OMAP3 TRM:
|
|
|
|
* Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
|
|
|
|
* returns to 0x0.
|
|
|
|
* According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
|
|
|
|
* procedure steps must be as follows:
|
|
|
|
* 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
|
|
|
|
* MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
|
|
|
|
* 2. Poll the SRC(SRD) bit until it is set to 0x1.
|
|
|
|
* 3. Wait until the SRC (SRD) bit returns to 0x0
|
|
|
|
* (reset procedure is completed).
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
|
2015-07-30 20:56:20 +00:00
|
|
|
defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
|
omap_hsmmc: omap4+/am335x: modify MMC controller internal fsm reset func
"mmc_send_cmd: timeout: No status update" error sometimes happens in
omap_hsmmc driver func mmc_send_cmd() when the MMC controller card
identification and selection sequence is executed for eMMC on OMAP4
boards.
It happens due to incorrect execution of CMD line reset procedure
for OMAP4. Because CMD(DAT) lines reset procedures are slightly
different for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
According to OMAP3 TRM:
Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until
it returns to 0x0.
According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
procedure steps must be as follows:
1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
2. Poll the SRC(SRD) bit until it is set to 0x1.
3. Wait until the SRC(SRD) bit returns to 0x0
(reset procedure is completed).
Unfortunately, at present omap_hsmmc driver has support only for
OMAP3. And as result step #2 is missing for OMAP4(AM335x,OMAP5,DRA7xx).
This sometimes leads to the fact that the waiting loop which is
required in step #3 does not executed, because SRC bit does not set
yet (at the moment of checking a condition of a loop execution).
And as a result this can cause to timeout error when sending a
next command.
In the particular case (working with eMMC witch do not respond to
some SD specific command) due to incorrect reset sequence after
command SD_CMD_SEND_IF_COND which finished with CTO flag within
64 clock cycles, the next command MMC_CMD_APP_CMD leads to a
timeout error within 1s.
So, extend CMD(DATA) lines reset procedure in func
mmc_reset_controller_fsm() by adding the missing step #2 for
OMAP4+/AM335x boards.
Signed-off-by: Oleksandr Tyshchenko <oleksandr.tyshchenko@ti.com>
Acked-by: Pantelis Antoniou <panto@antoniou-consulting.com>
2013-08-06 10:44:16 +00:00
|
|
|
if (!(readl(&mmc_base->sysctl) & bit)) {
|
|
|
|
start = get_timer(0);
|
|
|
|
while (!(readl(&mmc_base->sysctl) & bit)) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2012-03-19 12:12:06 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((readl(&mmc_base->sysctl) & bit) != 0) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for sysctl %x to clear\n",
|
|
|
|
__func__, bit);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2017-04-14 17:50:02 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
2014-02-26 17:28:45 +00:00
|
|
|
static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
|
2010-09-19 03:32:33 +00:00
|
|
|
struct mmc_data *data)
|
|
|
|
{
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
|
2017-04-14 17:50:02 +00:00
|
|
|
#else
|
|
|
|
static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
|
|
|
|
struct mmc_data *data)
|
|
|
|
{
|
|
|
|
struct omap_hsmmc_data *priv = dev_get_priv(dev);
|
|
|
|
#endif
|
2012-12-03 02:19:43 +00:00
|
|
|
struct hsmmc *mmc_base;
|
2010-09-19 03:32:33 +00:00
|
|
|
unsigned int flags, mmc_stat;
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
mmc_base = priv->base_addr;
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
2012-01-30 11:22:25 +00:00
|
|
|
while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
|
2010-11-19 16:18:12 +00:00
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
2012-01-30 11:22:25 +00:00
|
|
|
printf("%s: timedout waiting on cmd inhibit to clear\n",
|
|
|
|
__func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(0xFFFFFFFF, &mmc_base->stat);
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while (readl(&mmc_base->stat)) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
2012-03-19 12:11:43 +00:00
|
|
|
printf("%s: timedout waiting for STAT (%x) to clear\n",
|
|
|
|
__func__, readl(&mmc_base->stat));
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
/*
|
|
|
|
* CMDREG
|
|
|
|
* CMDIDX[13:8] : Command index
|
|
|
|
* DATAPRNT[5] : Data Present Select
|
|
|
|
* ENCMDIDX[4] : Command Index Check Enable
|
|
|
|
* ENCMDCRC[3] : Command CRC Check Enable
|
|
|
|
* RSPTYP[1:0]
|
|
|
|
* 00 = No Response
|
|
|
|
* 01 = Length 136
|
|
|
|
* 10 = Length 48
|
|
|
|
* 11 = Length 48 Check busy after response
|
|
|
|
*/
|
|
|
|
/* Delay added before checking the status of frq change
|
|
|
|
* retry not supported by mmc.c(core file)
|
|
|
|
*/
|
|
|
|
if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
|
|
|
|
udelay(50000); /* wait 50 ms */
|
|
|
|
|
|
|
|
if (!(cmd->resp_type & MMC_RSP_PRESENT))
|
|
|
|
flags = 0;
|
|
|
|
else if (cmd->resp_type & MMC_RSP_136)
|
|
|
|
flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
|
|
|
|
else if (cmd->resp_type & MMC_RSP_BUSY)
|
|
|
|
flags = RSP_TYPE_LGHT48B;
|
|
|
|
else
|
|
|
|
flags = RSP_TYPE_LGHT48;
|
|
|
|
|
|
|
|
/* enable default flags */
|
|
|
|
flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
|
|
|
|
MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
|
|
|
|
|
|
|
|
if (cmd->resp_type & MMC_RSP_CRC)
|
|
|
|
flags |= CCCE_CHECK;
|
|
|
|
if (cmd->resp_type & MMC_RSP_OPCODE)
|
|
|
|
flags |= CICE_CHECK;
|
|
|
|
|
|
|
|
if (data) {
|
|
|
|
if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
|
|
|
|
(cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
|
|
|
|
flags |= (MSBS_MULTIBLK | BCE_ENABLE);
|
|
|
|
data->blocksize = 512;
|
|
|
|
writel(data->blocksize | (data->blocks << 16),
|
|
|
|
&mmc_base->blk);
|
|
|
|
} else
|
|
|
|
writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
|
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ)
|
|
|
|
flags |= (DP_DATA | DDIR_READ);
|
|
|
|
else
|
|
|
|
flags |= (DP_DATA | DDIR_WRITE);
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(cmd->cmdarg, &mmc_base->arg);
|
2013-08-14 15:59:18 +00:00
|
|
|
udelay(20); /* To fix "No status update" error on eMMC */
|
2010-09-19 03:32:33 +00:00
|
|
|
writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
|
|
|
|
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
2010-09-19 03:32:33 +00:00
|
|
|
do {
|
|
|
|
mmc_stat = readl(&mmc_base->stat);
|
2010-11-19 16:18:12 +00:00
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s : timeout: No status update\n", __func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
} while (!mmc_stat);
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2012-03-19 12:12:06 +00:00
|
|
|
if ((mmc_stat & IE_CTO) != 0) {
|
|
|
|
mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2012-03-19 12:12:06 +00:00
|
|
|
} else if ((mmc_stat & ERRI_MASK) != 0)
|
2010-09-19 03:32:33 +00:00
|
|
|
return -1;
|
|
|
|
|
|
|
|
if (mmc_stat & CC_MASK) {
|
|
|
|
writel(CC_MASK, &mmc_base->stat);
|
|
|
|
if (cmd->resp_type & MMC_RSP_PRESENT) {
|
|
|
|
if (cmd->resp_type & MMC_RSP_136) {
|
|
|
|
/* response type 2 */
|
|
|
|
cmd->response[3] = readl(&mmc_base->rsp10);
|
|
|
|
cmd->response[2] = readl(&mmc_base->rsp32);
|
|
|
|
cmd->response[1] = readl(&mmc_base->rsp54);
|
|
|
|
cmd->response[0] = readl(&mmc_base->rsp76);
|
|
|
|
} else
|
|
|
|
/* response types 1, 1b, 3, 4, 5, 6 */
|
|
|
|
cmd->response[0] = readl(&mmc_base->rsp10);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (data && (data->flags & MMC_DATA_READ)) {
|
|
|
|
mmc_read_data(mmc_base, data->dest,
|
|
|
|
data->blocksize * data->blocks);
|
|
|
|
} else if (data && (data->flags & MMC_DATA_WRITE)) {
|
|
|
|
mmc_write_data(mmc_base, data->src,
|
|
|
|
data->blocksize * data->blocks);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-15 14:49:53 +00:00
|
|
|
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
|
|
|
unsigned int *output_buf = (unsigned int *)buf;
|
|
|
|
unsigned int mmc_stat;
|
|
|
|
unsigned int count;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Start Polled Read
|
|
|
|
*/
|
|
|
|
count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
|
|
|
|
count /= 4;
|
|
|
|
|
|
|
|
while (size) {
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start = get_timer(0);
|
2010-09-19 03:32:33 +00:00
|
|
|
do {
|
|
|
|
mmc_stat = readl(&mmc_base->stat);
|
2010-11-19 16:18:12 +00:00
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for status!\n",
|
|
|
|
__func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
} while (mmc_stat == 0);
|
|
|
|
|
2012-03-19 12:12:06 +00:00
|
|
|
if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
|
|
|
|
mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
|
|
|
|
|
2010-09-19 03:32:33 +00:00
|
|
|
if ((mmc_stat & ERRI_MASK) != 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
if (mmc_stat & BRR_MASK) {
|
|
|
|
unsigned int k;
|
|
|
|
|
|
|
|
writel(readl(&mmc_base->stat) | BRR_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
for (k = 0; k < count; k++) {
|
|
|
|
*output_buf = readl(&mmc_base->data);
|
|
|
|
output_buf++;
|
|
|
|
}
|
|
|
|
size -= (count*4);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mmc_stat & BWR_MASK)
|
|
|
|
writel(readl(&mmc_base->stat) | BWR_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
|
|
|
|
if (mmc_stat & TC_MASK) {
|
|
|
|
writel(readl(&mmc_base->stat) | TC_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-15 14:49:53 +00:00
|
|
|
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
|
|
|
|
unsigned int size)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
|
|
|
unsigned int *input_buf = (unsigned int *)buf;
|
|
|
|
unsigned int mmc_stat;
|
|
|
|
unsigned int count;
|
|
|
|
|
|
|
|
/*
|
2013-08-14 15:59:18 +00:00
|
|
|
* Start Polled Write
|
2010-09-19 03:32:33 +00:00
|
|
|
*/
|
|
|
|
count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
|
|
|
|
count /= 4;
|
|
|
|
|
|
|
|
while (size) {
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start = get_timer(0);
|
2010-09-19 03:32:33 +00:00
|
|
|
do {
|
|
|
|
mmc_stat = readl(&mmc_base->stat);
|
2010-11-19 16:18:12 +00:00
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for status!\n",
|
|
|
|
__func__);
|
2016-07-19 07:33:36 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
} while (mmc_stat == 0);
|
|
|
|
|
2012-03-19 12:12:06 +00:00
|
|
|
if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
|
|
|
|
mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
|
|
|
|
|
2010-09-19 03:32:33 +00:00
|
|
|
if ((mmc_stat & ERRI_MASK) != 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
if (mmc_stat & BWR_MASK) {
|
|
|
|
unsigned int k;
|
|
|
|
|
|
|
|
writel(readl(&mmc_base->stat) | BWR_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
for (k = 0; k < count; k++) {
|
|
|
|
writel(*input_buf, &mmc_base->data);
|
|
|
|
input_buf++;
|
|
|
|
}
|
|
|
|
size -= (count*4);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mmc_stat & BRR_MASK)
|
|
|
|
writel(readl(&mmc_base->stat) | BRR_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
|
|
|
|
if (mmc_stat & TC_MASK) {
|
|
|
|
writel(readl(&mmc_base->stat) | TC_MASK,
|
|
|
|
&mmc_base->stat);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-04-14 17:50:02 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
2016-12-30 06:30:16 +00:00
|
|
|
static int omap_hsmmc_set_ios(struct mmc *mmc)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
|
2017-04-14 17:50:02 +00:00
|
|
|
#else
|
|
|
|
static int omap_hsmmc_set_ios(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct omap_hsmmc_data *priv = dev_get_priv(dev);
|
|
|
|
struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
|
|
|
|
struct mmc *mmc = upriv->mmc;
|
|
|
|
#endif
|
2012-12-03 02:19:43 +00:00
|
|
|
struct hsmmc *mmc_base;
|
2010-09-19 03:32:33 +00:00
|
|
|
unsigned int dsor = 0;
|
2010-11-19 16:18:12 +00:00
|
|
|
ulong start;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
mmc_base = priv->base_addr;
|
2010-09-19 03:32:33 +00:00
|
|
|
/* configue bus width */
|
|
|
|
switch (mmc->bus_width) {
|
|
|
|
case 8:
|
|
|
|
writel(readl(&mmc_base->con) | DTW_8_BITMODE,
|
|
|
|
&mmc_base->con);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 4:
|
|
|
|
writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
|
|
|
|
&mmc_base->con);
|
|
|
|
writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
|
|
|
|
&mmc_base->hctl);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
default:
|
|
|
|
writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
|
|
|
|
&mmc_base->con);
|
|
|
|
writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
|
|
|
|
&mmc_base->hctl);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* configure clock with 96Mhz system clock.
|
|
|
|
*/
|
|
|
|
if (mmc->clock != 0) {
|
|
|
|
dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
|
|
|
|
if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
|
|
|
|
dsor++;
|
|
|
|
}
|
|
|
|
|
|
|
|
mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
|
|
|
|
(ICE_STOP | DTO_15THDTO | CEN_DISABLE));
|
|
|
|
|
|
|
|
mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
|
|
|
|
(dsor << CLKD_OFFSET) | ICE_OSCILLATE);
|
|
|
|
|
2010-11-19 16:18:12 +00:00
|
|
|
start = get_timer(0);
|
|
|
|
while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
|
|
|
|
if (get_timer(0) - start > MAX_RETRY_MS) {
|
|
|
|
printf("%s: timedout waiting for ics!\n", __func__);
|
2016-12-30 06:30:16 +00:00
|
|
|
return -ETIMEDOUT;
|
2010-11-19 16:18:12 +00:00
|
|
|
}
|
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
|
2016-12-30 06:30:16 +00:00
|
|
|
|
|
|
|
return 0;
|
2010-09-19 03:32:33 +00:00
|
|
|
}
|
|
|
|
|
2014-02-26 17:28:45 +00:00
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
2015-09-28 07:26:30 +00:00
|
|
|
#ifdef CONFIG_DM_MMC
|
2017-04-14 17:50:02 +00:00
|
|
|
static int omap_hsmmc_getcd(struct udevice *dev)
|
2015-09-28 07:26:30 +00:00
|
|
|
{
|
2017-04-14 17:50:02 +00:00
|
|
|
struct omap_hsmmc_data *priv = dev_get_priv(dev);
|
2015-09-28 07:26:30 +00:00
|
|
|
int value;
|
|
|
|
|
|
|
|
value = dm_gpio_get_value(&priv->cd_gpio);
|
|
|
|
/* if no CD return as 1 */
|
|
|
|
if (value < 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
if (priv->cd_inverted)
|
|
|
|
return !value;
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2017-04-14 17:50:02 +00:00
|
|
|
static int omap_hsmmc_getwp(struct udevice *dev)
|
2015-09-28 07:26:30 +00:00
|
|
|
{
|
2017-04-14 17:50:02 +00:00
|
|
|
struct omap_hsmmc_data *priv = dev_get_priv(dev);
|
2015-09-28 07:26:30 +00:00
|
|
|
int value;
|
|
|
|
|
|
|
|
value = dm_gpio_get_value(&priv->wp_gpio);
|
|
|
|
/* if no WP return as 0 */
|
|
|
|
if (value < 0)
|
|
|
|
return 0;
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
#else
|
2014-02-26 17:28:45 +00:00
|
|
|
static int omap_hsmmc_getcd(struct mmc *mmc)
|
|
|
|
{
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
|
2014-02-26 17:28:45 +00:00
|
|
|
int cd_gpio;
|
|
|
|
|
|
|
|
/* if no CD return as 1 */
|
2017-03-22 15:00:31 +00:00
|
|
|
cd_gpio = priv->cd_gpio;
|
2014-02-26 17:28:45 +00:00
|
|
|
if (cd_gpio < 0)
|
|
|
|
return 1;
|
|
|
|
|
2014-11-03 09:32:23 +00:00
|
|
|
/* NOTE: assumes card detect signal is active-low */
|
|
|
|
return !gpio_get_value(cd_gpio);
|
2014-02-26 17:28:45 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int omap_hsmmc_getwp(struct mmc *mmc)
|
|
|
|
{
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
|
2014-02-26 17:28:45 +00:00
|
|
|
int wp_gpio;
|
|
|
|
|
|
|
|
/* if no WP return as 0 */
|
2017-03-22 15:00:31 +00:00
|
|
|
wp_gpio = priv->wp_gpio;
|
2014-02-26 17:28:45 +00:00
|
|
|
if (wp_gpio < 0)
|
|
|
|
return 0;
|
|
|
|
|
2014-11-03 09:32:23 +00:00
|
|
|
/* NOTE: assumes write protect signal is active-high */
|
2014-02-26 17:28:45 +00:00
|
|
|
return gpio_get_value(wp_gpio);
|
|
|
|
}
|
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
#endif
|
2014-02-26 17:28:45 +00:00
|
|
|
|
2017-04-14 17:50:02 +00:00
|
|
|
#ifdef CONFIG_DM_MMC
|
|
|
|
static const struct dm_mmc_ops omap_hsmmc_ops = {
|
|
|
|
.send_cmd = omap_hsmmc_send_cmd,
|
|
|
|
.set_ios = omap_hsmmc_set_ios,
|
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
|
|
|
.get_cd = omap_hsmmc_getcd,
|
|
|
|
.get_wp = omap_hsmmc_getwp,
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
#else
|
2014-02-26 17:28:45 +00:00
|
|
|
static const struct mmc_ops omap_hsmmc_ops = {
|
|
|
|
.send_cmd = omap_hsmmc_send_cmd,
|
|
|
|
.set_ios = omap_hsmmc_set_ios,
|
|
|
|
.init = omap_hsmmc_init_setup,
|
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
|
|
|
.getcd = omap_hsmmc_getcd,
|
|
|
|
.getwp = omap_hsmmc_getwp,
|
|
|
|
#endif
|
|
|
|
};
|
2017-04-14 17:50:02 +00:00
|
|
|
#endif
|
2014-02-26 17:28:45 +00:00
|
|
|
|
2015-09-28 07:26:30 +00:00
|
|
|
#ifndef CONFIG_DM_MMC
|
2012-12-03 02:19:47 +00:00
|
|
|
int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
|
|
|
|
int wp_gpio)
|
2010-09-19 03:32:33 +00:00
|
|
|
{
|
2014-03-11 17:34:20 +00:00
|
|
|
struct mmc *mmc;
|
2017-03-22 15:00:31 +00:00
|
|
|
struct omap_hsmmc_data *priv;
|
2014-03-11 17:34:20 +00:00
|
|
|
struct mmc_config *cfg;
|
|
|
|
uint host_caps_val;
|
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
priv = malloc(sizeof(*priv));
|
|
|
|
if (priv == NULL)
|
2014-03-11 17:34:20 +00:00
|
|
|
return -1;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2015-03-23 22:56:59 +00:00
|
|
|
host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
|
|
|
switch (dev_index) {
|
|
|
|
case 0:
|
2017-03-22 15:00:31 +00:00
|
|
|
priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
|
2010-09-19 03:32:33 +00:00
|
|
|
break;
|
2011-10-12 06:20:50 +00:00
|
|
|
#ifdef OMAP_HSMMC2_BASE
|
2010-09-19 03:32:33 +00:00
|
|
|
case 1:
|
2017-03-22 15:00:31 +00:00
|
|
|
priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
|
2013-08-14 15:59:18 +00:00
|
|
|
#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
|
2016-11-29 09:52:00 +00:00
|
|
|
defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
|
2015-09-19 10:56:53 +00:00
|
|
|
defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
|
|
|
|
defined(CONFIG_HSMMC2_8BIT)
|
2013-08-14 15:59:18 +00:00
|
|
|
/* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
|
|
|
|
host_caps_val |= MMC_MODE_8BIT;
|
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
break;
|
2011-10-12 06:20:50 +00:00
|
|
|
#endif
|
|
|
|
#ifdef OMAP_HSMMC3_BASE
|
2010-09-19 03:32:33 +00:00
|
|
|
case 2:
|
2017-03-22 15:00:31 +00:00
|
|
|
priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
|
2016-11-29 09:52:00 +00:00
|
|
|
#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
|
2013-08-14 15:59:18 +00:00
|
|
|
/* Enable 8-bit interface for eMMC on DRA7XX */
|
|
|
|
host_caps_val |= MMC_MODE_8BIT;
|
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
break;
|
2011-10-12 06:20:50 +00:00
|
|
|
#endif
|
2010-09-19 03:32:33 +00:00
|
|
|
default:
|
2017-03-22 15:00:31 +00:00
|
|
|
priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
|
2010-09-19 03:32:33 +00:00
|
|
|
return 1;
|
|
|
|
}
|
2014-02-26 17:28:45 +00:00
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
|
|
|
/* on error gpio values are set to -1, which is what we want */
|
2017-03-22 15:00:31 +00:00
|
|
|
priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
|
|
|
|
priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
|
2014-02-26 17:28:45 +00:00
|
|
|
#endif
|
2013-03-21 04:00:04 +00:00
|
|
|
|
2017-03-22 15:00:31 +00:00
|
|
|
cfg = &priv->cfg;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->name = "OMAP SD/MMC";
|
|
|
|
cfg->ops = &omap_hsmmc_ops;
|
|
|
|
|
|
|
|
cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
|
|
|
|
cfg->host_caps = host_caps_val & ~host_caps_mask;
|
|
|
|
|
|
|
|
cfg->f_min = 400000;
|
2012-02-24 11:30:18 +00:00
|
|
|
|
|
|
|
if (f_max != 0)
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->f_max = f_max;
|
2012-02-24 11:30:18 +00:00
|
|
|
else {
|
2014-03-11 17:34:20 +00:00
|
|
|
if (cfg->host_caps & MMC_MODE_HS) {
|
|
|
|
if (cfg->host_caps & MMC_MODE_HS_52MHz)
|
|
|
|
cfg->f_max = 52000000;
|
2012-02-24 11:30:18 +00:00
|
|
|
else
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->f_max = 26000000;
|
2012-02-24 11:30:18 +00:00
|
|
|
} else
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->f_max = 20000000;
|
2012-02-24 11:30:18 +00:00
|
|
|
}
|
2010-09-19 03:32:33 +00:00
|
|
|
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
|
2011-04-18 05:50:08 +00:00
|
|
|
|
2011-04-19 05:48:14 +00:00
|
|
|
#if defined(CONFIG_OMAP34XX)
|
|
|
|
/*
|
|
|
|
* Silicon revs 2.1 and older do not support multiblock transfers.
|
|
|
|
*/
|
|
|
|
if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
|
2014-03-11 17:34:20 +00:00
|
|
|
cfg->b_max = 1;
|
2011-04-19 05:48:14 +00:00
|
|
|
#endif
|
2017-03-22 15:00:31 +00:00
|
|
|
mmc = mmc_create(cfg, priv);
|
2014-03-11 17:34:20 +00:00
|
|
|
if (mmc == NULL)
|
|
|
|
return -1;
|
2010-09-19 03:32:33 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-09-28 07:26:30 +00:00
|
|
|
#else
|
2017-04-26 08:07:05 +00:00
|
|
|
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
|
2015-09-28 07:26:30 +00:00
|
|
|
static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
|
|
|
|
{
|
2017-03-22 15:00:33 +00:00
|
|
|
struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
|
|
|
|
struct mmc_config *cfg = &plat->cfg;
|
2017-04-17 13:09:37 +00:00
|
|
|
struct omap2_mmc_platform_config *data =
|
|
|
|
(struct omap2_mmc_platform_config *)dev_get_driver_data(dev);
|
2015-09-28 07:26:30 +00:00
|
|
|
const void *fdt = gd->fdt_blob;
|
2017-01-17 23:52:55 +00:00
|
|
|
int node = dev_of_offset(dev);
|
2015-09-28 07:26:30 +00:00
|
|
|
int val;
|
|
|
|
|
2017-04-26 08:07:05 +00:00
|
|
|
plat->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
|
2017-04-17 13:09:37 +00:00
|
|
|
MAP_NOCACHE) + data->reg_offset;
|
2015-09-28 07:26:30 +00:00
|
|
|
|
|
|
|
cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
|
|
|
|
val = fdtdec_get_int(fdt, node, "bus-width", -1);
|
|
|
|
if (val < 0) {
|
|
|
|
printf("error: bus-width property missing\n");
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (val) {
|
|
|
|
case 0x8:
|
|
|
|
cfg->host_caps |= MMC_MODE_8BIT;
|
|
|
|
case 0x4:
|
|
|
|
cfg->host_caps |= MMC_MODE_4BIT;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("error: invalid bus-width property\n");
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
cfg->f_min = 400000;
|
|
|
|
cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
|
|
|
|
cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
|
|
|
|
cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
|
|
|
|
|
2016-08-10 13:54:03 +00:00
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
2017-04-26 08:07:05 +00:00
|
|
|
plat->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
|
2016-08-10 13:54:03 +00:00
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2017-04-26 08:07:05 +00:00
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
|
2017-03-22 15:00:34 +00:00
|
|
|
#ifdef CONFIG_BLK
|
|
|
|
|
|
|
|
static int omap_hsmmc_bind(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
|
|
|
|
|
|
|
|
return mmc_bind(dev, &plat->mmc, &plat->cfg);
|
|
|
|
}
|
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
static int omap_hsmmc_probe(struct udevice *dev)
|
|
|
|
{
|
2017-03-22 15:00:33 +00:00
|
|
|
struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
|
2015-09-28 07:26:30 +00:00
|
|
|
struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
|
|
|
|
struct omap_hsmmc_data *priv = dev_get_priv(dev);
|
2017-03-22 15:00:33 +00:00
|
|
|
struct mmc_config *cfg = &plat->cfg;
|
2015-09-28 07:26:30 +00:00
|
|
|
struct mmc *mmc;
|
|
|
|
|
|
|
|
cfg->name = "OMAP SD/MMC";
|
2017-04-26 08:07:05 +00:00
|
|
|
priv->base_addr = plat->base_addr;
|
|
|
|
#ifdef OMAP_HSMMC_USE_GPIO
|
|
|
|
priv->cd_inverted = plat->cd_inverted;
|
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
|
2017-03-22 15:00:34 +00:00
|
|
|
#ifdef CONFIG_BLK
|
|
|
|
mmc = &plat->mmc;
|
|
|
|
#else
|
2015-09-28 07:26:30 +00:00
|
|
|
mmc = mmc_create(cfg, priv);
|
|
|
|
if (mmc == NULL)
|
|
|
|
return -1;
|
2017-03-22 15:00:34 +00:00
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
|
2017-04-26 08:07:05 +00:00
|
|
|
#if defined(OMAP_HSMMC_USE_GPIO) && CONFIG_IS_ENABLED(OF_CONTROL)
|
2016-04-04 11:58:01 +00:00
|
|
|
gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
|
|
|
|
gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
|
|
|
|
#endif
|
|
|
|
|
2016-05-01 19:52:34 +00:00
|
|
|
mmc->dev = dev;
|
2015-09-28 07:26:30 +00:00
|
|
|
upriv->mmc = mmc;
|
|
|
|
|
2017-04-14 17:50:02 +00:00
|
|
|
return omap_hsmmc_init_setup(mmc);
|
2015-09-28 07:26:30 +00:00
|
|
|
}
|
|
|
|
|
2017-04-26 08:07:05 +00:00
|
|
|
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
|
2017-04-17 13:09:37 +00:00
|
|
|
static const struct omap2_mmc_platform_config omap3_mmc_pdata = {
|
|
|
|
.reg_offset = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct omap2_mmc_platform_config am33xx_mmc_pdata = {
|
|
|
|
.reg_offset = 0x100,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct omap2_mmc_platform_config omap4_mmc_pdata = {
|
|
|
|
.reg_offset = 0x100,
|
|
|
|
};
|
|
|
|
|
2015-09-28 07:26:30 +00:00
|
|
|
static const struct udevice_id omap_hsmmc_ids[] = {
|
2017-04-17 13:09:37 +00:00
|
|
|
{
|
|
|
|
.compatible = "ti,omap3-hsmmc",
|
|
|
|
.data = (ulong)&omap3_mmc_pdata
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,omap4-hsmmc",
|
|
|
|
.data = (ulong)&omap4_mmc_pdata
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,am33xx-hsmmc",
|
|
|
|
.data = (ulong)&am33xx_mmc_pdata
|
|
|
|
},
|
2015-09-28 07:26:30 +00:00
|
|
|
{ }
|
|
|
|
};
|
2017-04-26 08:07:05 +00:00
|
|
|
#endif
|
2015-09-28 07:26:30 +00:00
|
|
|
|
|
|
|
U_BOOT_DRIVER(omap_hsmmc) = {
|
|
|
|
.name = "omap_hsmmc",
|
|
|
|
.id = UCLASS_MMC,
|
2017-04-26 08:07:05 +00:00
|
|
|
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
|
2015-09-28 07:26:30 +00:00
|
|
|
.of_match = omap_hsmmc_ids,
|
|
|
|
.ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
|
2017-04-26 08:07:05 +00:00
|
|
|
.platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
|
|
|
|
#endif
|
2017-03-22 15:00:34 +00:00
|
|
|
#ifdef CONFIG_BLK
|
|
|
|
.bind = omap_hsmmc_bind,
|
|
|
|
#endif
|
2017-04-14 17:50:02 +00:00
|
|
|
.ops = &omap_hsmmc_ops,
|
2015-09-28 07:26:30 +00:00
|
|
|
.probe = omap_hsmmc_probe,
|
|
|
|
.priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
|
2017-04-26 08:07:06 +00:00
|
|
|
.flags = DM_FLAG_PRE_RELOC,
|
2015-09-28 07:26:30 +00:00
|
|
|
};
|
|
|
|
#endif
|