2011-11-29 18:05:07 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2011 The Chromium OS Authors.
|
|
|
|
* (C) Copyright 2008,2009
|
|
|
|
* Graeme Russ, <graeme.russ@gmail.com>
|
|
|
|
*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-11-29 18:05:07 +00:00
|
|
|
*/
|
|
|
|
|
2012-10-10 13:12:57 +00:00
|
|
|
#include <common.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/pci.h>
|
|
|
|
|
|
|
|
static struct pci_controller coreboot_hose;
|
|
|
|
|
2012-10-10 13:12:59 +00:00
|
|
|
static void config_pci_bridge(struct pci_controller *hose, pci_dev_t dev,
|
|
|
|
struct pci_config_table *table)
|
|
|
|
{
|
|
|
|
u8 secondary;
|
|
|
|
hose->read_byte(hose, dev, PCI_SECONDARY_BUS, &secondary);
|
|
|
|
hose->last_busno = max(hose->last_busno, secondary);
|
|
|
|
pci_hose_scan_bus(hose, secondary);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_config_table pci_coreboot_config_table[] = {
|
|
|
|
/* vendor, device, class, bus, dev, func */
|
|
|
|
{ PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_BRIDGE_PCI,
|
|
|
|
PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, &config_pci_bridge },
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
2011-11-29 18:05:07 +00:00
|
|
|
void pci_init_board(void)
|
|
|
|
{
|
2012-10-10 13:12:59 +00:00
|
|
|
coreboot_hose.config_table = pci_coreboot_config_table;
|
2012-10-10 13:12:57 +00:00
|
|
|
coreboot_hose.first_busno = 0;
|
2012-10-10 13:12:59 +00:00
|
|
|
coreboot_hose.last_busno = 0;
|
|
|
|
|
|
|
|
pci_set_region(coreboot_hose.regions + 0, 0x0, 0x0, 0xffffffff,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
coreboot_hose.region_count = 1;
|
2012-10-10 13:12:57 +00:00
|
|
|
|
|
|
|
pci_setup_type1(&coreboot_hose);
|
|
|
|
|
|
|
|
pci_register_hose(&coreboot_hose);
|
|
|
|
|
2012-10-10 13:12:59 +00:00
|
|
|
pci_hose_scan(&coreboot_hose);
|
2011-11-29 18:05:07 +00:00
|
|
|
}
|