2014-11-13 05:42:11 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2011 The Chromium OS Authors.
|
|
|
|
* (C) Copyright 2008,2009
|
|
|
|
* Graeme Russ, <graeme.russ@gmail.com>
|
|
|
|
*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2015-03-05 19:25:31 +00:00
|
|
|
#include <dm.h>
|
2014-11-13 05:42:12 +00:00
|
|
|
#include <errno.h>
|
|
|
|
#include <malloc.h>
|
2014-11-13 05:42:11 +00:00
|
|
|
#include <pci.h>
|
2015-03-05 19:25:31 +00:00
|
|
|
#include <asm/io.h>
|
2014-11-13 05:42:11 +00:00
|
|
|
#include <asm/pci.h>
|
|
|
|
|
2014-12-30 14:53:19 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2014-11-13 05:42:11 +00:00
|
|
|
static struct pci_controller x86_hose;
|
|
|
|
|
2014-11-13 05:42:12 +00:00
|
|
|
int pci_early_init_hose(struct pci_controller **hosep)
|
|
|
|
{
|
|
|
|
struct pci_controller *hose;
|
|
|
|
|
|
|
|
hose = calloc(1, sizeof(struct pci_controller));
|
|
|
|
if (!hose)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
board_pci_setup_hose(hose);
|
|
|
|
pci_setup_type1(hose);
|
2014-12-30 14:53:20 +00:00
|
|
|
hose->last_busno = pci_hose_scan(hose);
|
2014-12-30 14:53:21 +00:00
|
|
|
gd->hose = hose;
|
2014-11-13 05:42:12 +00:00
|
|
|
*hosep = hose;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-15 01:18:28 +00:00
|
|
|
__weak int board_pci_pre_scan(struct pci_controller *hose)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
__weak int board_pci_post_scan(struct pci_controller *hose)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-13 05:42:11 +00:00
|
|
|
void pci_init_board(void)
|
|
|
|
{
|
|
|
|
struct pci_controller *hose = &x86_hose;
|
|
|
|
|
2014-11-13 05:42:12 +00:00
|
|
|
/* Stop using the early hose */
|
2014-12-30 14:53:21 +00:00
|
|
|
gd->hose = NULL;
|
2014-11-13 05:42:12 +00:00
|
|
|
|
2014-11-13 05:42:11 +00:00
|
|
|
board_pci_setup_hose(hose);
|
|
|
|
pci_setup_type1(hose);
|
|
|
|
pci_register_hose(hose);
|
|
|
|
|
2014-11-15 01:18:28 +00:00
|
|
|
board_pci_pre_scan(hose);
|
2014-11-13 05:42:11 +00:00
|
|
|
hose->last_busno = pci_hose_scan(hose);
|
2014-11-15 01:18:28 +00:00
|
|
|
board_pci_post_scan(hose);
|
2014-11-13 05:42:11 +00:00
|
|
|
}
|
2014-11-13 05:42:14 +00:00
|
|
|
|
|
|
|
static struct pci_controller *get_hose(void)
|
|
|
|
{
|
2014-12-30 14:53:21 +00:00
|
|
|
if (gd->hose)
|
|
|
|
return gd->hose;
|
2014-11-13 05:42:14 +00:00
|
|
|
|
|
|
|
return pci_bus_to_hose(0);
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
unsigned int x86_pci_read_config8(pci_dev_t dev, unsigned where)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
uint8_t value;
|
|
|
|
|
|
|
|
pci_hose_read_config_byte(get_hose(), dev, where, &value);
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
unsigned int x86_pci_read_config16(pci_dev_t dev, unsigned where)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
uint16_t value;
|
|
|
|
|
|
|
|
pci_hose_read_config_word(get_hose(), dev, where, &value);
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
unsigned int x86_pci_read_config32(pci_dev_t dev, unsigned where)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
pci_hose_read_config_dword(get_hose(), dev, where, &value);
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
void x86_pci_write_config8(pci_dev_t dev, unsigned where, unsigned value)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
pci_hose_write_config_byte(get_hose(), dev, where, value);
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
void x86_pci_write_config16(pci_dev_t dev, unsigned where, unsigned value)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
pci_hose_write_config_word(get_hose(), dev, where, value);
|
|
|
|
}
|
|
|
|
|
2015-03-05 19:25:15 +00:00
|
|
|
void x86_pci_write_config32(pci_dev_t dev, unsigned where, unsigned value)
|
2014-11-13 05:42:14 +00:00
|
|
|
{
|
|
|
|
pci_hose_write_config_dword(get_hose(), dev, where, value);
|
|
|
|
}
|
2015-03-05 19:25:31 +00:00
|
|
|
|
|
|
|
int pci_x86_read_config(struct udevice *bus, pci_dev_t bdf, uint offset,
|
|
|
|
ulong *valuep, enum pci_size_t size)
|
|
|
|
{
|
|
|
|
outl(bdf | (offset & 0xfc) | PCI_CFG_EN, PCI_REG_ADDR);
|
|
|
|
switch (size) {
|
|
|
|
case PCI_SIZE_8:
|
|
|
|
*valuep = inb(PCI_REG_DATA + (offset & 3));
|
|
|
|
break;
|
|
|
|
case PCI_SIZE_16:
|
|
|
|
*valuep = inw(PCI_REG_DATA + (offset & 2));
|
|
|
|
break;
|
|
|
|
case PCI_SIZE_32:
|
|
|
|
*valuep = inl(PCI_REG_DATA);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int pci_x86_write_config(struct udevice *bus, pci_dev_t bdf, uint offset,
|
|
|
|
ulong value, enum pci_size_t size)
|
|
|
|
{
|
|
|
|
outl(bdf | (offset & 0xfc) | PCI_CFG_EN, PCI_REG_ADDR);
|
|
|
|
switch (size) {
|
|
|
|
case PCI_SIZE_8:
|
|
|
|
outb(value, PCI_REG_DATA + (offset & 3));
|
|
|
|
break;
|
|
|
|
case PCI_SIZE_16:
|
|
|
|
outw(value, PCI_REG_DATA + (offset & 2));
|
|
|
|
break;
|
|
|
|
case PCI_SIZE_32:
|
|
|
|
outl(value, PCI_REG_DATA);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-04-24 10:10:03 +00:00
|
|
|
|
|
|
|
void pci_assign_irqs(int bus, int device, int func, u8 irq[4])
|
|
|
|
{
|
|
|
|
pci_dev_t bdf;
|
|
|
|
u8 pin, line;
|
|
|
|
|
|
|
|
bdf = PCI_BDF(bus, device, func);
|
|
|
|
|
|
|
|
pin = x86_pci_read_config8(bdf, PCI_INTERRUPT_PIN);
|
|
|
|
|
|
|
|
/* PCI spec says all values except 1..4 are reserved */
|
|
|
|
if ((pin < 1) || (pin > 4))
|
|
|
|
return;
|
|
|
|
|
|
|
|
line = irq[pin - 1];
|
|
|
|
|
|
|
|
debug("Assigning IRQ %d to PCI device %d.%x.%d (INT%c)\n",
|
|
|
|
line, bus, device, func, 'A' + pin - 1);
|
|
|
|
|
|
|
|
x86_pci_write_config8(bdf, PCI_INTERRUPT_LINE, line);
|
|
|
|
}
|