2007-06-15 06:18:01 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2007
|
|
|
|
* Stefan Roese, DENX Software Engineering, sr@denx.de.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2007-06-15 06:18:01 +00:00
|
|
|
#include <ppc_asm.tmpl>
|
|
|
|
#include <config.h>
|
2010-04-13 03:28:07 +00:00
|
|
|
#include <asm/mmu.h>
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/**************************************************************************
|
|
|
|
* TLB TABLE
|
|
|
|
*
|
|
|
|
* This table is used by the cpu boot code to setup the initial tlb
|
|
|
|
* entries. Rather than make broad assumptions in the cpu source tree,
|
|
|
|
* this table lets each board set things up however they like.
|
|
|
|
*
|
|
|
|
* Pointer to the table is returned in r1
|
|
|
|
*
|
|
|
|
*************************************************************************/
|
|
|
|
.section .bootpg,"ax"
|
|
|
|
.globl tlbtab
|
|
|
|
|
|
|
|
tlbtab:
|
|
|
|
tlbtab_start
|
|
|
|
|
|
|
|
/*
|
|
|
|
* BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
|
|
|
|
* speed up boot process. It is patched after relocation to enable SA_I
|
|
|
|
*/
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TLB entries for SDRAM are not needed on this platform.
|
|
|
|
* They are dynamically generated in the SPD DDR(2) detection
|
|
|
|
* routine.
|
|
|
|
*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_INIT_RAM_DCACHE
|
2007-06-15 06:18:01 +00:00
|
|
|
/* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G)
|
2007-06-15 06:18:01 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TLB-entry for PCI Memory */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG)
|
|
|
|
tlbentry(CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG)
|
|
|
|
tlbentry(CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG)
|
|
|
|
tlbentry(CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/* TLB-entry for the FPGA Chip select 2 */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_FPGA_BASE_0, SZ_1M, CONFIG_SYS_FPGA_BASE_0, 1, AC_RWX | SA_I|SA_G)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/* TLB-entry for the FPGA Chip select 3 */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_FPGA_BASE_1, SZ_1M, CONFIG_SYS_FPGA_BASE_1, 1,AC_RWX | SA_I|SA_G)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/* TLB-entry for the LIME Controller */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(CONFIG_SYS_LIME_BASE_0, SZ_16M, CONFIG_SYS_LIME_BASE_0, 1, AC_RWX | SA_I|SA_G)
|
|
|
|
tlbentry(CONFIG_SYS_LIME_BASE_1, SZ_16M, CONFIG_SYS_LIME_BASE_1, 1, AC_RWX | SA_I|SA_G)
|
|
|
|
tlbentry(CONFIG_SYS_LIME_BASE_2, SZ_16M, CONFIG_SYS_LIME_BASE_2, 1, AC_RWX | SA_I|SA_G)
|
|
|
|
tlbentry(CONFIG_SYS_LIME_BASE_3, SZ_16M, CONFIG_SYS_LIME_BASE_3, 1, AC_RWX | SA_I|SA_G)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/* TLB-entry for Internal Registers & OCM */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/*TLB-entry PCI registers*/
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
/* TLB-entry for peripherals */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
|
2007-06-15 06:18:01 +00:00
|
|
|
|
|
|
|
tlbtab_end
|