2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* Based on davinci_dvevm.h. Original Copyrights follow:
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Board
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SoC Configuration
|
|
|
|
*/
|
2012-02-02 00:44:39 +00:00
|
|
|
#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
|
2010-06-10 09:48:15 +00:00
|
|
|
#define CONFIG_SYS_OSCIN_FREQ 24000000
|
|
|
|
#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
|
|
|
|
#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
|
|
|
|
|
2020-06-29 23:49:41 +00:00
|
|
|
#ifdef CONFIG_MTD_NOR_FLASH
|
2012-06-24 21:35:23 +00:00
|
|
|
#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
|
|
|
|
#endif
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* Memory Info
|
|
|
|
*/
|
|
|
|
#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
|
|
|
|
#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
|
2010-08-23 13:08:15 +00:00
|
|
|
#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
|
2010-06-10 09:48:15 +00:00
|
|
|
/* memtest start addr */
|
|
|
|
|
|
|
|
/* memtest will be run on 16MB */
|
|
|
|
|
2011-12-09 09:47:37 +00:00
|
|
|
#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_UART2 | \
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_EMAC | \
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_I2C)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL configuration
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DA850_PLL0_PLLM 24
|
|
|
|
#define CONFIG_SYS_DA850_PLL1_PLLM 21
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DDR2 memory configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
|
|
|
|
DV_DDR_PHY_EXT_STRBEN | \
|
|
|
|
(0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
|
|
|
|
(1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
|
|
|
|
(1 << DV_DDR_SDCR_DDREN_SHIFT) | \
|
|
|
|
(1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
|
|
|
|
(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
|
|
|
|
(0x3 << DV_DDR_SDCR_CL_SHIFT) | \
|
|
|
|
(0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
|
|
|
|
(0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
|
|
|
|
|
|
|
|
/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
|
|
|
|
(14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
|
|
|
|
(2 << DV_DDR_SDTMR1_RP_SHIFT) | \
|
|
|
|
(2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
|
|
|
|
(1 << DV_DDR_SDTMR1_WR_SHIFT) | \
|
|
|
|
(5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
|
|
|
|
(8 << DV_DDR_SDTMR1_RC_SHIFT) | \
|
|
|
|
(1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
|
|
|
|
(0 << DV_DDR_SDTMR1_WTR_SHIFT))
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
|
|
|
|
(7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
|
|
|
|
(0 << DV_DDR_SDTMR2_XP_SHIFT) | \
|
|
|
|
(0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
|
|
|
|
(17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
|
|
|
|
(199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
|
|
|
|
(0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
|
|
|
|
(0 << DV_DDR_SDTMR2_CKE_SHIFT))
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
|
|
|
|
#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* Serial Driver info
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
|
|
|
|
|
2010-11-11 14:38:02 +00:00
|
|
|
#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* I2C Configuration
|
|
|
|
*/
|
2017-09-18 01:43:48 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2010-11-18 14:59:37 +00:00
|
|
|
#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
|
2017-09-18 01:43:48 +00:00
|
|
|
#endif
|
2010-06-10 09:48:15 +00:00
|
|
|
|
2010-10-14 21:26:25 +00:00
|
|
|
/*
|
|
|
|
* Flash & Environment
|
|
|
|
*/
|
2019-10-03 17:50:03 +00:00
|
|
|
#ifdef CONFIG_MTD_RAW_NAND
|
2010-10-14 21:26:25 +00:00
|
|
|
#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
|
|
|
|
#define CONFIG_SYS_NAND_PAGE_2K
|
|
|
|
#define CONFIG_SYS_NAND_CS 3
|
|
|
|
#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
|
2013-04-22 05:55:00 +00:00
|
|
|
#define CONFIG_SYS_NAND_MASK_CLE 0x10
|
|
|
|
#define CONFIG_SYS_NAND_MASK_ALE 0x8
|
2010-10-14 21:26:25 +00:00
|
|
|
#undef CONFIG_SYS_NAND_HW_ECC
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
|
2012-06-24 21:35:22 +00:00
|
|
|
#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
|
2018-08-15 18:22:03 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
|
2012-06-24 21:35:22 +00:00
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
|
|
|
|
CONFIG_SYS_NAND_U_BOOT_SIZE - \
|
|
|
|
CONFIG_SYS_MALLOC_LEN - \
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_NAND_ECCPOS { \
|
|
|
|
24, 25, 26, 27, 28, \
|
|
|
|
29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
|
|
|
|
39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
|
|
|
|
49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
|
|
|
|
59, 60, 61, 62, 63 }
|
|
|
|
#define CONFIG_SYS_NAND_ECCSIZE 512
|
|
|
|
#define CONFIG_SYS_NAND_ECCBYTES 10
|
2010-10-14 21:26:25 +00:00
|
|
|
#endif
|
|
|
|
|
2020-06-29 23:49:41 +00:00
|
|
|
#ifdef CONFIG_MTD_NOR_FLASH
|
2011-09-04 02:18:32 +00:00
|
|
|
#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
|
|
|
|
#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
|
|
|
|
#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
|
|
|
|
+ 3)
|
2018-08-15 18:22:03 +00:00
|
|
|
#endif
|
2010-11-11 14:38:02 +00:00
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* U-Boot general configuration
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Linux Information
|
|
|
|
*/
|
2010-10-14 21:26:32 +00:00
|
|
|
#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
|
2011-09-04 02:19:28 +00:00
|
|
|
#define CONFIG_HWCONFIG /* enable hwconfig */
|
2017-09-18 01:43:46 +00:00
|
|
|
|
|
|
|
#define DEFAULT_LINUX_BOOT_ENV \
|
|
|
|
"loadaddr=0xc0700000\0" \
|
|
|
|
"fdtaddr=0xc0600000\0" \
|
|
|
|
"scriptaddr=0xc0600000\0"
|
|
|
|
|
|
|
|
#include <environment/ti/mmc.h>
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
DEFAULT_LINUX_BOOT_ENV \
|
|
|
|
DEFAULT_MMC_TI_ARGS \
|
|
|
|
"bootpart=0:2\0" \
|
|
|
|
"bootdir=/boot\0" \
|
|
|
|
"bootfile=zImage\0" \
|
|
|
|
"fdtfile=da850-evm.dtb\0" \
|
|
|
|
"boot_fdt=yes\0" \
|
|
|
|
"boot_fit=0\0" \
|
|
|
|
"console=ttyS2,115200n8\0" \
|
|
|
|
"hwconfig=dsp:wake=yes"
|
2010-06-10 09:48:15 +00:00
|
|
|
|
2019-04-30 10:21:42 +00:00
|
|
|
/* USB Configs */
|
|
|
|
#define CONFIG_USB_OHCI_NEW
|
|
|
|
#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
|
|
|
|
|
2020-06-29 23:49:41 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2011-12-09 09:47:37 +00:00
|
|
|
/* defines for SPL */
|
2021-03-06 02:48:50 +00:00
|
|
|
|
2012-06-24 21:35:23 +00:00
|
|
|
#endif
|
2012-06-24 21:35:20 +00:00
|
|
|
|
|
|
|
/* Load U-Boot Image From MMC */
|
|
|
|
|
2010-09-17 11:10:42 +00:00
|
|
|
/* additions for new relocation code, must added to all boards */
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0xc0000000
|
2012-06-24 21:35:23 +00:00
|
|
|
|
2017-05-17 14:23:09 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
#endif /* __CONFIG_H */
|