2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2017-06-23 08:11:05 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2017 Rockchip Electronics Co., Ltd.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARCH_SDRAM_COMMON_H
|
|
|
|
#define _ASM_ARCH_SDRAM_COMMON_H
|
2019-07-15 18:21:07 +00:00
|
|
|
|
2019-07-15 18:21:08 +00:00
|
|
|
enum {
|
2019-07-15 18:21:09 +00:00
|
|
|
DDR4 = 0,
|
2019-07-15 18:21:08 +00:00
|
|
|
DDR3 = 0x3,
|
|
|
|
LPDDR2 = 0x5,
|
|
|
|
LPDDR3 = 0x6,
|
|
|
|
LPDDR4 = 0x7,
|
|
|
|
UNUSED = 0xFF
|
|
|
|
};
|
|
|
|
|
2019-07-15 18:21:07 +00:00
|
|
|
struct sdram_cap_info {
|
|
|
|
unsigned int rank;
|
|
|
|
/* dram column number, 0 means this channel is invalid */
|
|
|
|
unsigned int col;
|
|
|
|
/* dram bank number, 3:8bank, 2:4bank */
|
|
|
|
unsigned int bk;
|
|
|
|
/* channel buswidth, 2:32bit, 1:16bit, 0:8bit */
|
|
|
|
unsigned int bw;
|
|
|
|
/* die buswidth, 2:32bit, 1:16bit, 0:8bit */
|
|
|
|
unsigned int dbw;
|
|
|
|
/*
|
|
|
|
* row_3_4 = 1: 6Gb or 12Gb die
|
|
|
|
* row_3_4 = 0: normal die, power of 2
|
|
|
|
*/
|
|
|
|
unsigned int row_3_4;
|
|
|
|
unsigned int cs0_row;
|
|
|
|
unsigned int cs1_row;
|
|
|
|
unsigned int ddrconfig;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct sdram_base_params {
|
|
|
|
unsigned int ddr_freq;
|
|
|
|
unsigned int dramtype;
|
|
|
|
unsigned int num_channels;
|
|
|
|
unsigned int stride;
|
|
|
|
unsigned int odt;
|
|
|
|
};
|
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
/*
|
|
|
|
* sys_reg bitfield struct
|
|
|
|
* [31] row_3_4_ch1
|
|
|
|
* [30] row_3_4_ch0
|
|
|
|
* [29:28] chinfo
|
|
|
|
* [27] rank_ch1
|
|
|
|
* [26:25] col_ch1
|
|
|
|
* [24] bk_ch1
|
|
|
|
* [23:22] cs0_row_ch1
|
|
|
|
* [21:20] cs1_row_ch1
|
|
|
|
* [19:18] bw_ch1
|
|
|
|
* [17:16] dbw_ch1;
|
|
|
|
* [15:13] ddrtype
|
|
|
|
* [12] channelnum
|
|
|
|
* [11] rank_ch0
|
|
|
|
* [10:9] col_ch0
|
|
|
|
* [8] bk_ch0
|
|
|
|
* [7:6] cs0_row_ch0
|
|
|
|
* [5:4] cs1_row_ch0
|
|
|
|
* [3:2] bw_ch0
|
|
|
|
* [1:0] dbw_ch0
|
|
|
|
*/
|
|
|
|
#define SYS_REG_DDRTYPE_SHIFT 13
|
|
|
|
#define SYS_REG_DDRTYPE_MASK 7
|
|
|
|
#define SYS_REG_NUM_CH_SHIFT 12
|
|
|
|
#define SYS_REG_NUM_CH_MASK 1
|
|
|
|
#define SYS_REG_ROW_3_4_SHIFT(ch) (30 + (ch))
|
|
|
|
#define SYS_REG_ROW_3_4_MASK 1
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_ROW_3_4(n, ch) ((n) << (30 + (ch)))
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_CHINFO_SHIFT(ch) (28 + (ch))
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_CHINFO(ch) (1 << SYS_REG_CHINFO_SHIFT(ch))
|
|
|
|
#define SYS_REG_ENC_DDRTYPE(n) ((n) << SYS_REG_DDRTYPE_SHIFT)
|
|
|
|
#define SYS_REG_ENC_NUM_CH(n) (((n) - SYS_REG_NUM_CH_MASK) << \
|
|
|
|
SYS_REG_NUM_CH_SHIFT)
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_RANK_SHIFT(ch) (11 + (ch) * 16)
|
|
|
|
#define SYS_REG_RANK_MASK 1
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_RANK(n, ch) (((n) - SYS_REG_RANK_MASK) << \
|
|
|
|
SYS_REG_RANK_SHIFT(ch))
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_COL_SHIFT(ch) (9 + (ch) * 16)
|
|
|
|
#define SYS_REG_COL_MASK 3
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_COL(n, ch) (((n) - 9) << SYS_REG_COL_SHIFT(ch))
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_BK_SHIFT(ch) (8 + (ch) * 16)
|
|
|
|
#define SYS_REG_BK_MASK 1
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_BK(n, ch) (((n) == 3 ? 0 : 1) << \
|
|
|
|
SYS_REG_BK_SHIFT(ch))
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_CS0_ROW_SHIFT(ch) (6 + (ch) * 16)
|
|
|
|
#define SYS_REG_CS0_ROW_MASK 3
|
|
|
|
#define SYS_REG_CS1_ROW_SHIFT(ch) (4 + (ch) * 16)
|
|
|
|
#define SYS_REG_CS1_ROW_MASK 3
|
|
|
|
#define SYS_REG_BW_SHIFT(ch) (2 + (ch) * 16)
|
|
|
|
#define SYS_REG_BW_MASK 3
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_BW(n, ch) ((2 >> (n)) << SYS_REG_BW_SHIFT(ch))
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_DBW_SHIFT(ch) ((ch) * 16)
|
|
|
|
#define SYS_REG_DBW_MASK 3
|
2019-07-16 11:56:49 +00:00
|
|
|
#define SYS_REG_ENC_DBW(n, ch) ((2 >> (n)) << SYS_REG_DBW_SHIFT(ch))
|
2017-06-23 08:11:05 +00:00
|
|
|
|
2019-07-16 11:57:01 +00:00
|
|
|
#define SYS_REG_ENC_CS0_ROW(n, os_reg2, os_reg3, ch) do { \
|
|
|
|
(os_reg2) |= (((n) - 13) & 0x3) << (6 + 16 * (ch)); \
|
|
|
|
(os_reg3) |= ((((n) - 13) & 0x4) >> 2) << \
|
|
|
|
(5 + 2 * (ch)); \
|
|
|
|
} while (0)
|
|
|
|
|
|
|
|
#define SYS_REG_ENC_CS1_ROW(n, os_reg2, os_reg3, ch) do { \
|
|
|
|
(os_reg2) &= (~(0x3 << (4 + 16 * (ch)))); \
|
|
|
|
(os_reg3) &= (~(0x1 << (4 + 2 * (ch)))); \
|
|
|
|
(os_reg2) |= (((n) - 13) & 0x3) << (4 + 16 * (ch)); \
|
|
|
|
(os_reg3) |= ((((n) - 13) & 0x4) >> 2) << \
|
|
|
|
(4 + 2 * (ch)); \
|
|
|
|
} while (0)
|
|
|
|
|
|
|
|
#define SYS_REG_CS1_COL_SHIFT(ch) (0 + 2 * (ch))
|
|
|
|
#define SYS_REG_ENC_CS1_COL(n, ch) (((n) - 9) << SYS_REG_CS1_COL_SHIFT(ch))
|
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
/* Get sdram size decode from reg */
|
|
|
|
size_t rockchip_sdram_size(phys_addr_t reg);
|
|
|
|
|
|
|
|
/* Called by U-Boot board_init_r for Rockchip SoCs */
|
|
|
|
int dram_init(void);
|
2019-07-15 18:28:48 +00:00
|
|
|
|
|
|
|
#if !defined(CONFIG_RAM_ROCKCHIP_DEBUG)
|
|
|
|
inline void sdram_print_dram_type(unsigned char dramtype)
|
|
|
|
{
|
|
|
|
}
|
2019-07-15 18:28:49 +00:00
|
|
|
|
|
|
|
inline void sdram_print_ddr_info(struct sdram_cap_info *cap_info,
|
|
|
|
struct sdram_base_params *base)
|
|
|
|
{
|
|
|
|
}
|
2019-07-15 18:28:51 +00:00
|
|
|
|
|
|
|
inline void sdram_print_stride(unsigned int stride)
|
|
|
|
{
|
|
|
|
}
|
2019-07-15 18:28:48 +00:00
|
|
|
#else
|
|
|
|
void sdram_print_dram_type(unsigned char dramtype);
|
2019-07-15 18:28:49 +00:00
|
|
|
void sdram_print_ddr_info(struct sdram_cap_info *cap_info,
|
|
|
|
struct sdram_base_params *base);
|
2019-07-15 18:28:51 +00:00
|
|
|
void sdram_print_stride(unsigned int stride);
|
2019-07-15 18:28:48 +00:00
|
|
|
#endif /* CONFIG_RAM_ROCKCHIP_DEBUG */
|
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
#endif
|