2021-01-25 10:08:59 +00:00
|
|
|
/* SPDX-License-Identifier: MIT */
|
|
|
|
|
|
|
|
#include "chickens.h"
|
2021-01-30 08:02:35 +00:00
|
|
|
#include "cpu_regs.h"
|
2021-01-25 10:08:59 +00:00
|
|
|
#include "uart.h"
|
|
|
|
#include "utils.h"
|
|
|
|
|
|
|
|
/* Part IDs in MIDR_EL1 */
|
2021-01-28 06:27:35 +00:00
|
|
|
#define MIDR_PART_M1_ICESTORM 34
|
2021-01-27 17:38:30 +00:00
|
|
|
#define MIDR_PART_M1_FIRESTORM 35
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
void init_m1_common(void)
|
|
|
|
{
|
|
|
|
int core = mrs(MPIDR_EL1) & 0xff;
|
|
|
|
|
|
|
|
// Unknown, related to SMP?
|
|
|
|
msr(s3_4_c15_c5_0, core);
|
|
|
|
msr(s3_4_c15_c1_4, 0x100);
|
|
|
|
sysop("isb");
|
|
|
|
}
|
|
|
|
|
|
|
|
void init_m1_icestorm(void)
|
|
|
|
{
|
|
|
|
// "Sibling Merge in LLC can cause UC load to violate ARM Memory Ordering Rules."
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID5, HID5_DISABLE_FILL_2C_MERGE);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_clr(SYS_IMP_APL_EHID9, EHID9_DEV_THROTTLE_2_ENABLE);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
|
|
|
// "Prevent store-to-load forwarding for UC memory to avoid barrier ordering
|
|
|
|
// violation"
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_EHID10, HID10_FORCE_WAIT_STATE_DRAIN_UC | HID10_DISABLE_ZVA_TEMPORAL_TSO);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
// FIXME: do we actually need this?
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_EHID20, EHID20_TRAP_SMC);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_EHID20, EHID20_FORCE_NONSPEC_IF_OLDEST_REDIR_VALID_AND_OLDER |
|
|
|
|
EHID20_FORCE_NONSPEC_IF_SPEC_FLUSH_POINTER_NE_BLK_RTR_POINTER);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_EHID20, EHID20_FORCE_NONSPEC_TARGETED_TIMER_SEL_MASK,
|
2021-01-25 10:08:59 +00:00
|
|
|
EHID20_FORCE_NONSPEC_TARGETED_TIMER_SEL(3));
|
|
|
|
|
|
|
|
init_m1_common();
|
|
|
|
}
|
|
|
|
|
|
|
|
void init_m1_firestorm(void)
|
|
|
|
{
|
2021-01-27 17:38:30 +00:00
|
|
|
// "Cross-beat Crypto(AES/PMUL) ICache fusion is not disabled for branch
|
|
|
|
// uncondtional "recoded instruction."
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID0,
|
2021-01-27 17:38:30 +00:00
|
|
|
HID0_SAME_PG_POWER_OPTIMIZATION | HID0_FETCH_WIDTH_DISABLE | HID0_CACHE_FUSION_DISABLE);
|
|
|
|
|
|
|
|
// FIXME: do we actually need this?
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID1, HID1_TRAP_SMC);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_clr(SYS_IMP_APL_HID3, HID3_DEV_PCIE_THROTTLE_ENABLE | HID3_DISABLE_ARBITER_FIX_BIF_CRD);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
|
|
|
// "Post-silicon tuning of STNT widget contiguous counter threshold"
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_HID4, HID4_STNT_COUNTER_THRESHOLD_MASK, HID4_STNT_COUNTER_THRESHOLD(3));
|
2021-01-27 17:38:30 +00:00
|
|
|
|
|
|
|
// "Sibling Merge in LLC can cause UC load to violate ARM Memory Ordering
|
|
|
|
// Rules."
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID5, HID5_DISABLE_FILL_2C_MERGE);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_HID6, HID6_UP_CRD_TKN_INIT_C2_MASK, HID6_UP_CRD_TKN_INIT_C2(0));
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID7, HID7_FORCE_NONSPEC_IF_STEPPING |
|
|
|
|
HID7_FORCE_NONSPEC_IF_SPEC_FLUSH_POINTER_INVALID_AND_MP_VALID);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_HID7, HID7_FORCE_NONSPEC_TARGET_TIMER_SEL_MASK,
|
2021-01-27 17:38:30 +00:00
|
|
|
HID7_FORCE_NONSPEC_TARGET_TIMER_SEL(3));
|
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID9,
|
2021-01-27 17:38:30 +00:00
|
|
|
HID9_TSO_ALLOW_DC_ZVA_WC | HID9_TSO_SERIALIZE_VLD_MICROOPS | HID9_FIX_BUG_51667805);
|
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID11, HID11_DISABLE_LD_NT_WIDGET);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
|
|
|
// "configure dummy cycles to work around incorrect temp sensor readings on
|
|
|
|
// NEX power gating"
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_HID13, HID13_PRE_CYCLES_MASK, HID13_PRE_CYCLES(4));
|
2021-01-27 17:38:30 +00:00
|
|
|
|
|
|
|
// Best bit names...
|
|
|
|
// Maybe: "RF bank and Multipass conflict forward progress widget does not
|
2021-01-29 16:32:29 +00:00
|
|
|
// handle 3+ cycle livelock"
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID16, HID16_SPAREBIT0 | HID16_SPAREBIT3 | HID16_ENABLE_MPX_PICK_45 |
|
|
|
|
HID16_ENABLE_MP_CYCLONE_7);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID18, HID18_HVC_SPECULATION_DISABLE);
|
2021-01-27 17:38:30 +00:00
|
|
|
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_clr(SYS_IMP_APL_HID21, HID21_ENABLE_LDREX_FILL_REPLY);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
init_m1_common();
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *init_cpu(void)
|
|
|
|
{
|
|
|
|
const char *cpu = "Unknown";
|
|
|
|
|
|
|
|
msr(OSLAR_EL1, 0);
|
|
|
|
|
|
|
|
/* This is performed unconditionally on all cores (necessary?) */
|
2021-01-30 06:12:23 +00:00
|
|
|
if (is_ecore())
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_EHID4, HID4_DISABLE_DC_MVA | HID4_DISABLE_DC_SW_L2_OPS);
|
2021-01-25 10:08:59 +00:00
|
|
|
else
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_set(SYS_IMP_APL_HID4, HID4_DISABLE_DC_MVA | HID4_DISABLE_DC_SW_L2_OPS);
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
int part = (mrs(MIDR_EL1) >> 4) & 0xfff;
|
|
|
|
|
|
|
|
switch (part) {
|
|
|
|
case MIDR_PART_M1_FIRESTORM:
|
|
|
|
cpu = "M1 Firestorm";
|
|
|
|
init_m1_firestorm();
|
|
|
|
break;
|
|
|
|
|
|
|
|
case MIDR_PART_M1_ICESTORM:
|
|
|
|
cpu = "M1 Icestorm";
|
|
|
|
init_m1_icestorm();
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
uart_puts("Unknown CPU type");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2021-02-04 16:08:35 +00:00
|
|
|
/* Unmask external IRQs, set WFI mode to up (2) */
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_CYC_OVRD,
|
2021-02-13 18:28:30 +00:00
|
|
|
CYC_OVRD_FIQ_MODE_MASK | CYC_OVRD_IRQ_MODE_MASK | CYC_OVRD_WFI_MODE_MASK,
|
2021-02-04 16:08:35 +00:00
|
|
|
CYC_OVRD_FIQ_MODE(0) | CYC_OVRD_IRQ_MODE(0) | CYC_OVRD_WFI_MODE(2));
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
/* Enable branch prediction state retention across ACC sleep */
|
2021-04-29 06:45:44 +00:00
|
|
|
reg_mask(SYS_IMP_APL_ACC_CFG, ACC_CFG_BP_SLEEP_MASK, ACC_CFG_BP_SLEEP(3));
|
2021-01-25 10:08:59 +00:00
|
|
|
|
|
|
|
return cpu;
|
|
|
|
}
|